Contents

SERDESUB – 913ROS ............................................................................................................................................ 1

DS90UB913Q Serializer and DS90UB914Q Deserializer Evaluation Kit......................................................... 1
  User’s Manual ................................................................................................................................................. 1

Introduction: ..................................................................................................................................................... 3

DS90UB913Q/914Q SerDes Typical Application .............................................................................................. 4

How to set up the Demo Evaluation Kit: ........................................................................................................... 5

Bi-Directional Control Bus And I2C Modes: ....................................................................................................... 5

Demo Board Power Connections: ..................................................................................................................... 6

DS90UB913Q Serializer Board Description: ..................................................................................................... 6
  The 2x15-pin IDC connector JP1 accepts 10/12 bits of 1.8V or 3.3V data, HS, VS and PCLK. VDDIO must be set externally for 1.8V or 3.3V LVCMOS inputs. ................................................................. 6
  Configuring the Mode Pin on the Serializer Board ......................................................................................... 6
  Serializer LVCMOS Pinout by Connector ....................................................................................................... 6

DS90UB914Q Deserializer Board Description: .................................................................................................. 10

  Dip Switch S2 Configuration on the Deserializer Board .................................................................................... 10
  Dip Switch S1 Configuration on the Deserializer Board .................................................................................... 10
  Deserializer LVCMOS Pinout by Connector .................................................................................................... 11

Typical Connection and Test Equipment .......................................................................................................... 14

I2C Communication over Bi-directional Control Channel in Camera Mode ................................................. 14

Camera Mode: ................................................................................................................................................. 14

I2C Communication over Bi-directional Control Channel in Camera Mode ................................................. 16

Troubleshooting Demo Setup .......................................................................................................................... 16

Cable References ............................................................................................................................................. 17

Appendix ............................................................................................................................................................ 19

  DS90UB913Q EVK Schematic .......................................................................................................................... 19
  DS90UB914Q EVK Schematic .......................................................................................................................... 22
  DS90UB913Q PCB Layout ................................................................................................................................ 26
  DS90UB914Q EVK Layout ................................................................................................................................ 28
**Introduction:**

National Semiconductor’s Automotive SERDES DS90UB913/914Q FPD-Link III evaluation kit contains one (1) DS90UB913Q Serializer board and one (1) DS90UB914Q Deserializer board. The boards are mounted with the Rosenberger connectors for connectivity using the Leoni-Dacar cables (not sent along with the kits). The boards also have the option of being populated with single ended coaxial cables.

The DS90UB913Q/914Q chipset supports a variety of automotive mega-pixel camera systems over a two (2) wire serial stream. The single differential pair (FPD-Link III) is well-suited for direct connections between an imager and Host Controller/Electronic Control Unit (ECU)/FPGA. The bidirectional control channel of the DS90UB913Q/914Q provides seamless communication between the ECU/FPGA and the display module.

This kit will demonstrate the functionality and operation of the DS90UB913Q and DS90UB914Q chipset. The chipset enables transmission of a high-speed video data along with a low latency bi-directional control bus over a single twisted pair cable. The integrated control channel transfers data bi-directionally over the same serial video link. The transport delivers 10/12 bits of parallel data, two SYNC bits and PCLK together with a bidirectional control channel that supports an I²C bus. Additionally, there are four unidirectional general purpose (GPI and GPO) signal lines for sending control data. This interface allows transparent full-duplex communication over a single high-speed differential pair, carrying asymmetrical bi-directional control information without the dependency of video blanking intervals. The Serializer and Deserializer chipset is designed to transmit data at PCLK clocks speeds ranging from 10 to 100 MHz and I²C bus rates up to 400 kbps at up to 10 meters cable length over -40 to +105 Deg C.

The user needs to supply only a single 5V supply to the Deserializer boards as these kits have power transfer over coax/ power transfer over differential pair capabilities.

**The demo coax/ power transfer boards can be used for EMI testing.**

**System Requirements:**

In order to demonstrate, the following are required:

1) Mega-pixel imager modules such as the Omnivision OV10630 or Aptina MT9M023.
2) Microcontroller (MCU) or FPGA with I²C interface bus (I²C master)
   a. slave clock stretching must be supported by the I²C master controller/MCU.
3) External peripheral device that supports I²C (slave mode)
4) 5V power supply.

**Contents of the Demo Evaluation Kit:**

1) One Serializer board with the DS90UB913Q
2) One Deserializer board with the DS90UB914Q
3) Evaluation Kit Documentation (this manual)
4) DS90UB913Q/914Q Datasheet

**DS90UB913Q/914Q SerDes Typical Application**

![Diagram](image)

**Figure 1. Typical Application of DS90UB913/914Q Chipset**

The diagram above illustrates a typical application of DS90UB913Q/914Q chipset. The ECU/FPGA can program device registers on the DS90UB913Q, DS90UB914Q, and remote peripheral device, such as a display module.

![Diagram](image)

**Figure 2. Typical DS90UB913/914Q Imager System Diagram**

Refer to the proper datasheet information on Chipsets (Serializer/Deserializer) provided on each board for more detailed information.
How to set up the Demo Evaluation Kit:

The DS90UB913Q/914Q evaluation boards consist of two sections. The first part of the board provides the point-to-point interface for transmitting parallel video data. The second part of the board allows bi-directional control communication of an I²C bus control of using a MCU/FPGA to programming a remote peripheral device via the Serializer.

The PCB routing for the Serializer input pins (DIN) accept incoming parallel video data at 1.8V/3.3V LVCMOS signals from J1 IDC connector. The FPD-Link III interface can use a single twisted pair cable or a single coax cable. The output pins (ROUT) are accessed through a JP1 IDC connector. Please follow these steps to set up the evaluation kit for bench testing and performance measurements:
1) Connect the DS90UB913/914Q demo boards using a Leoni/Dacar cable or a coaxial cable (not provided)
2) Jumpers and switches have been configured at the factory; they should not require any changes for immediate operation of the chipset. See text on Configuration settings and datasheet for more details. The jumpers and connectors are configured in external oscillator mode with the VDDIOs toggling at 3.3V.
3) From the imager, connect a flat cable (not supplied) to the Serializer board and connect another flat cable (not supplied) from the Deserializer board to the ECU/FPGA module. Note: For 50 ohm signal sources, provide 1.8V/3.3V LVCMOS input signal levels into DIN[12:0], HS, VS and PCLK
4) Connect the Deserializer I²C ports to the I²C of the MCU/FPGA (I²C master). Connect the Serializer I²C ports to the I²C bus of the peripheral slave device.
5) Power for the Serializer and Deserializer boards must be supplied externally through JPS on the Deserializer board and JP4 on the Serializer board.

Bi-Directional Control Bus And I²C Modes:

In order to communicate and synchronize with remote devices on the I²C bus through the bi-directional control channel, slave clock stretching must be supported by the I²C master controller/ECU. The chipset utilizes bus clock stretching (holding the SCL line low) during data transmission; where the I²C slave pulls the SCL line low prior to the 9th clock of every I²C data transfer (before the ACK signal).

The bidirectional control bus supports an I²C compatible interface that allows programming of the DS90UB913Q, DS90UB914Q, or an external remote device (such as an imager). Register programming transactions to/from the DS90UB913Q/914Q chipset are employed through the clock (SCL) and data (SDA) lines. These two signals have open drain I/Os and must be pulled-up to VDDIO by external resistors. The boards have an option to use the on-board 10KΩ pull-up resistors tied to VDDIO or connected through external pull-ups at the target Host. The appropriate pull-up resistor values will depend upon the total bus capacitance and operating speed. The DS90UB913Q/914Q I²C bus data rate supports up to 400 kbps according to I²C specification.
Demo Board Power Connections:

Power should be only applied to the DS90UB914Q Deserializer boards. Power is transferred over the link using either the Differential pair or the coaxial link.

DS9UB913Q Serializer Board Description:

The 2x15-pin IDC connector JP1 accepts 10/12 bits of 1.8V or 3.3V data, HS, VS and PCLK. VDDIO must be set externally for 1.8V or 3.3V LVCMOS inputs.

The Serializer board can be powered from the Deserializer board. For the Serializer to be operational, the S1-PDB switch on 1 must be set HIGH. S1-RESO must be set LOW.

The boards can be connected to the Deserializer boards using either Rosenberger connectors or co-axial connectors as shown in Figure 3. DS90UB913Q Boards with HSD Connector and Figure 4.

Configuring the Mode Pin on the Serializer Board

To configure the device in the external oscillator mode, PCLK mode or the AON clock mode, switch S8 has to be configured as shown in Table 1.

<table>
<thead>
<tr>
<th>Mode Configuration</th>
<th>Switch S8 Settings</th>
</tr>
</thead>
<tbody>
<tr>
<td>PCLK from imager</td>
<td>![Switch configuration]</td>
</tr>
<tr>
<td>External Oscillator Mode</td>
<td>![Switch configuration]</td>
</tr>
</tbody>
</table>

Table 1. Mode switch configuration on the Serializer Board

Serializer LVCMOS Pinout by Connector

The following three tables illustrate how the Deserializer connections are mapped to the IDC connector J1 on the Serializer board.
<table>
<thead>
<tr>
<th>pin no.</th>
<th>name</th>
<th>name</th>
<th>pin no.</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>GND</td>
<td>DIN0</td>
<td>2</td>
</tr>
<tr>
<td>3</td>
<td>GND</td>
<td>DIN1</td>
<td>4</td>
</tr>
<tr>
<td>5</td>
<td>GND</td>
<td>DIN2</td>
<td>6</td>
</tr>
<tr>
<td>7</td>
<td>GND</td>
<td>DIN3</td>
<td>8</td>
</tr>
<tr>
<td>9</td>
<td>GND</td>
<td>DIN4</td>
<td>10</td>
</tr>
<tr>
<td>11</td>
<td>GND</td>
<td>DIN5</td>
<td>12</td>
</tr>
<tr>
<td>13</td>
<td>GND</td>
<td>DIN6</td>
<td>14</td>
</tr>
<tr>
<td>15</td>
<td>GND</td>
<td>DIN7</td>
<td>16</td>
</tr>
<tr>
<td>17</td>
<td>GND</td>
<td>DIN8</td>
<td>18</td>
</tr>
<tr>
<td>19</td>
<td>GND</td>
<td>DIN9</td>
<td>20</td>
</tr>
<tr>
<td>21</td>
<td>GND</td>
<td>DIN10</td>
<td>22</td>
</tr>
<tr>
<td>23</td>
<td>GND</td>
<td>DIN11</td>
<td>24</td>
</tr>
<tr>
<td>25</td>
<td>GND</td>
<td>HS</td>
<td>26</td>
</tr>
<tr>
<td>27</td>
<td>GND</td>
<td>VS</td>
<td>28</td>
</tr>
<tr>
<td>29</td>
<td>GND</td>
<td>PCLK</td>
<td>30</td>
</tr>
</tbody>
</table>
Figure 3. DS90UB913Q Boards with HSD Connector

- **JP1**: D0:D11, HS, VS, PCLK
- **JP4**: Power
- **S1**: Switch 1 – PDB
- **S2**: Switch 3 – External Oscillator mode
  - Switch 2 – RES0 (Tied Low)
  - Switch 5 – Direct PCLK Mode
Figure 4. DS90UB913Q Board with Coax connector

JP1: D0:D11, HS, VS, PCLK

S1
Switch 1 – PDB
Switch 2 – RES0

S2
Switch 3 – External Oscillator mode
Switch 5 – Direct PCLK Mode

JP4- Power
**DS9UB914Q Deserializer Board Description:**

The Deserializer board can be powered using header JP5. For the Deserializer to be operational, follow the dip switch configuration S1 shown in Table 2 and Table 3. The 2x15 pin IDC Connector JP1 provides access to the 1.8V or 3.3V LVCMOS data, HS, VS and PCLK outputs. The Deserializer board is by default configured to operate in the 100MHz mode with 1.8V I/O. The default device address of the DS90UB914Q on the Board is C0.

**Dip Switch S2 Configuration on the Deserializer Board**

To configure the DS90UB914Q device on the Deserializer board, please follow Table 2.

<table>
<thead>
<tr>
<th>Mode Configuration</th>
<th>Switch S6 Settings</th>
</tr>
</thead>
<tbody>
<tr>
<td>12-bit Low Frequency Mode</td>
<td><img src="image1" alt="Settings" /></td>
</tr>
<tr>
<td>12-bit High Frequency Mode</td>
<td><img src="image2" alt="Settings" /></td>
</tr>
<tr>
<td>10-bit Mode</td>
<td><img src="image3" alt="Settings" /></td>
</tr>
</tbody>
</table>

*Table 2. Mode Switch Configuration on the Deserializer Board*

**Dip Switch S1 Configuration on the Deserializer Board**

To configure the DS90UB914Q device on the Deserializer board, please follow Table 2.

<table>
<thead>
<tr>
<th>Mode Configuration</th>
<th>Switch S6 Settings</th>
</tr>
</thead>
<tbody>
<tr>
<td>Normal Mode configuration</td>
<td><img src="image4" alt="Settings" /></td>
</tr>
<tr>
<td>BIST Mode configuration</td>
<td><img src="image5" alt="Settings" /></td>
</tr>
</tbody>
</table>

*Table 3. Mode Switch Configuration on the Deserializer Board*
Deserializer LVCMOS Pinout by Connector

The following table illustrates how the Deserializer connections are mapped to the IDC connector J1 on the Serializer board.

<table>
<thead>
<tr>
<th>pin no.</th>
<th>name</th>
<th>name</th>
<th>pin no.</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>ROUT0</td>
<td>GND</td>
<td>2</td>
</tr>
<tr>
<td>3</td>
<td>ROUT1</td>
<td>GND</td>
<td>4</td>
</tr>
<tr>
<td>5</td>
<td>ROUT2</td>
<td>GND</td>
<td>6</td>
</tr>
<tr>
<td>7</td>
<td>ROUT3</td>
<td>GND</td>
<td>8</td>
</tr>
<tr>
<td>9</td>
<td>ROUT4</td>
<td>GND</td>
<td>10</td>
</tr>
<tr>
<td>11</td>
<td>ROUT5</td>
<td>GND</td>
<td>12</td>
</tr>
<tr>
<td>13</td>
<td>ROUT6</td>
<td>GND</td>
<td>14</td>
</tr>
<tr>
<td>15</td>
<td>ROUT7</td>
<td>GND</td>
<td>16</td>
</tr>
<tr>
<td>17</td>
<td>ROUT8</td>
<td>GND</td>
<td>18</td>
</tr>
<tr>
<td>19</td>
<td>ROUT9</td>
<td>GND</td>
<td>20</td>
</tr>
<tr>
<td>21</td>
<td>ROUT10</td>
<td>GND</td>
<td>22</td>
</tr>
<tr>
<td>23</td>
<td>ROUT11</td>
<td>GND</td>
<td>24</td>
</tr>
<tr>
<td>25</td>
<td>HS</td>
<td>GND</td>
<td>26</td>
</tr>
<tr>
<td>27</td>
<td>VS</td>
<td>GND</td>
<td>28</td>
</tr>
<tr>
<td>29</td>
<td>PCLK</td>
<td>GND</td>
<td>30</td>
</tr>
</tbody>
</table>
Figure 5. DS90UB914Q Deserializer boards with HSD Connectors
Figure 6. DS90UB914Q Deserializer boards with Coax Option
Typical Connection and Test Equipment

The following is a list of typical test equipment that may be used to generate signals for the Serializer inputs:

1) Image Sensor such as the OV10630 or MT9M024
2) Any other signal generator / video source that generates the correct input levels.

The following is a list of typical test equipment that may be used to monitor the output signals from the Deserializer:

1) Microcontroller or FPGA with an I²C interface
2) Optional – Logic Analyzer or Oscilloscope
3) Any SCOPE with a bandwidth of at least 50MHz for 1.8V/3.3V LVCMOS and/or 1.5GHz for observing differential signals.

I²C Communication over Bi-directional Control Channel in Camera Mode

Camera Mode:

In Camera mode, I²C transactions originate from the Master controller at the Deserializer side. The I²C slave core in the Deserializer will detect if a transaction is intended for the Serializer or a slave at the Serializer. Commands are sent over the bi-directional control channel to initiate the transactions. The Serializer will receive the command and generate an I²C transaction on its local I²C bus. At the same time, the Serializer will capture the response on the I²C bus and return the response on the forward channel link. The Deserializer parses the response and passes the appropriate response to the Deserializer I²C bus.

Figure 7. Example of DS90UB913Q/914Q in Camera Application
**Procedure – Camera Mode:**

1) Connect the 1.8V and 3.3V power with +1.8V and +3.3V supplies accordingly. Keep the power off.

2) Verify that all the jumper positions and switches are correctly set.

3) Connect a Leoni-Dacar cable across the Serializer and Deserializer board.

4) Set hardware configuration for DS90UB913Q Serializer and DS90UB914Q Deserializer devices
   a. Verify peripheral device (camera) address is set to \( \text{0xA0} \)
   b. Set Serializer and Deserializer \( \text{I}^2\text{C} \) slave address on ID[x] (CAD) pin:
      i. Serializer Rid=0ohm; Serializer \( \text{I}^2\text{C} \) slave address is \( \text{0xB0} \)
      ii. Deserializer Rid=0ohm; Deserializer \( \text{I}^2\text{C} \) slave address is \( \text{0xC0} \)

5) Turn on the +1.8V and +3.3V power supplies

6) The DS90UB913Q Deserializer \( \text{I}^2\text{C} \) slave is enabled to receive data directly from the \( \text{I}^2\text{C} \) Master Controller. \( \text{I}^2\text{C} \) transfers are processed in a one byte basis. After receiving one byte, the Deserializer slave will need to acknowledge (ACK) the transfer to receive the next following byte. The Deserializer slave holds SCL low (clock stretch) for the required period until an ACK (or NACK) is established and then releases it. The Deserializer \( \text{I}^2\text{C} \) slave acknowledges all the transfers addressed to Deserializer, Serializer, or remote device.

7) Before initiating any \( \text{I}^2\text{C} \) commands, the Deserializer needs to be programmed with the target slave device addresses and Serializer device address. SER_DEV_ID Register 0x07h sets the Serializer device address and SLAVE_x_MATCH/ SLAVE_x_INDEX registers 0x08h~0x17h set the remote target slave addresses. In slave mode the address register is compared with the address byte sent by the \( \text{I}^2\text{C} \) master. If the addresses are equal to any of registers values, the \( \text{I}^2\text{C} \) slave will acknowledge and hold the bus to propagate the transaction to the target device otherwise it returns no acknowledge.

8) Execute \( \text{I}^2\text{C} \) instructions to write the following registers
   a. Assign ID Match values for camera address on Deserializer
      i. Write 0xA0 to Register 0x08 of Deserializer (0x0C) 
      ii. Write 0xA0 to Register 0x10 of Deserializer (0x0C)
   b. Wake up the Serializer by programming the ‘Remote Wakeup’ Register on the Deserializer
      i. Write 0x04 to Register 0x01 of Deserializer (0x0C)

9) Monitor the LOCK pin on the Deserializer board. If the LOCK pin is HIGH, the Deserializer has locked into the Serializer.

10) After initialization, the camera PCLK clock and input data can begin transmission to the Serializer. The Serializer locks onto PCLK input (if present) otherwise the on-chip oscillator (25 MHz) is used as the input clock source. Note the MCU controller should monitor the LOCK pin and confirm LOCK = H before performing any \( \text{I}^2\text{C} \) communication across the link.
I\textsuperscript{2}C Communication over Bi-directional Control Channel in Camera Mode

This section provides instructions for a simple I\textsuperscript{2}C Read/Write transaction over the bi-directional control channel validating the interface between the host and Deserializer to Serializer.

1) Check the Deserializer SER DEV ID register 0x07 contents
2) The value entered in Deserializer register 0x07 sets the target Serializer device to communicate with. Load the Serializer slave address register.
3) Host controller to load and transmit data byte to Serializer address 0xB0
4) For verification purposes Serializer register 0x13 General-purpose register will be exercised for reading and writing data. Other Serializer registers can be programmed to check internal functions; such as register 0x03 b[0] TRFB.
5) Host controller to load and transmit write transaction to register byte 0x13 = 0xFF. Note default of register 0x13 = 0x00.
6) Host controller to read back Serializer 0xB0 register 0x13 = 0xFF

Troubleshooting Demo Setup

If the demo boards are not performing properly, use the following as a guide for quick solutions to potential problems. If the problem persists, please contact the local Sales Representative for assistance.

QUICK CHECKS:

1. Check that Powers and Grounds are connected to both Serializer and Deserializer boards.
2. Check the supply voltage (typical 1.8V) and also current draw with both Serializer and Deserializer boards. The Serializer board should draw about 70mA with clock and all data bits switching at 43 MHz. The Deserializer board should draw about 100mA with clock and all data bits switching at 43 MHz.
3. Verify input clock and input data signals meet requirements (VIL, VIH, tset, thold), Also verify that data is strobed on the selected rising/falling (RFB register) edge of the clock.
4. Check that the Jumpers and Switches are set correctly.
5. Check that the cable is properly connected.
TROUBLESHOOTING CHART

<table>
<thead>
<tr>
<th>Problem...</th>
<th>Solution...</th>
</tr>
</thead>
<tbody>
<tr>
<td>There is only the output clock.</td>
<td>Make sure the data is applied to the correct input pin.</td>
</tr>
<tr>
<td>There is no output data.</td>
<td>Make sure data is valid at the input.</td>
</tr>
<tr>
<td>No output data and clock.</td>
<td>Make sure Power is on. Input data and clock are active and connected correctly.</td>
</tr>
<tr>
<td>Power, ground, input data and input clock are connected correctly, but no outputs.</td>
<td>Check the Power Down pins of both Serializer and Deserializer boards to make sure that the devices are enabled (PDB=Vdd) for operation.</td>
</tr>
<tr>
<td>The devices are pulling more than 1A of current.</td>
<td>Check for shorts in the cables connecting the Serializer and Deserializer boards.</td>
</tr>
<tr>
<td>After powering up the demo boards, the power supply reads less than 1.8V when it is set to 1.8V.</td>
<td>Use a larger power supply that will provide enough current for the demo boards, a 500mA minimum power supply is recommended.</td>
</tr>
</tbody>
</table>

Note: Please note that the following references are supplied only as a courtesy to our valued customers. It is not intended to be an endorsement of any particular equipment or supplier.

Cable References

For optimal performance, we recommend Shielded Twisted Pair (STP) 100ohm differential impedance and 24 AWG (or larger diameter) cable for high-speed data applications.

Leoni Dacar 535 series cable:

www.leoni-automotive-cables.com

Rosenberger HSD connector:

www.rosenberger.de/en/Products/35_Automotive_HSD.php

Equipment References
Corelis CAS-1000-I2C/E I2C Bus Analyzer and Exerciser Products:

www.corelis.com/products/I2C-Analyzer.htm
Appendix

DS90UB913Q EVK Schematic
Texas Instruments

11/19/2012

I-Shot Latch to Monitor G/P0 and G/P01 pulse Low
G/P01 = G/P00 from JCF set to static high.
G/P0 pulse low considered in Error Condition for Back-Channel.