## **Schematic Review Form**

U68, U69, U70, U71

| Pin #                                     | Name                     | Info | Violations                                                 | Description                                                                                                                                                                                                                                                    |
|-------------------------------------------|--------------------------|------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A10, A11,<br>A7, A8,<br>A4, A5,<br>A1, A2 | RXnN, RXnP               |      | Please ensure that receiver signal chain is AC coupled.    | Inverting and non-inverting differential inputs to the equalizer. An on-chip 100-Ω termination resistor connects RXP to RXN. These inputs need to be AC coupled.                                                                                               |
| L10, L11,<br>L7, L8, L4,<br>L5, L1, L2    | TXnN, TXnP               |      | Please ensure that transmitter signal chain is AC coupled. | Inverting and non-inverting 50-Ω driver outputs. Compatible with AC-coupled differential inputs. These outputs need to be AC coupled.                                                                                                                          |
| F1                                        | CAL_CLK_IN/JTAG_TDI      | Good |                                                            | 25 MHz ( $\pm 100$ PPM) 2.5-V single-ended clock from external oscillator. No stringent phase noise or jitter requirements on this clock. Used to calibrate VCO frequency range. In JTAG mode (EN_SMB = 1 k $\Omega$ to GND), this is JTAG Test Data In (TDI). |
| F11                                       | CAL_CLK_OUT/JTAG_TDO     | Good |                                                            | 2.5-V buffered replica of calibration clock input (pin E1) for connecting multiple devices in a daisy-chained fashion. In JTAG mode (EN_SMB = 1 k $\Omega$ to GND), this is JTAG Test Data Out (TDO).                                                          |
| D11, D1                                   | ADDRO,<br>ADDR1/JTAG_TRS | Good |                                                            | 4-level strap pins used to set the SMBus address of the device. The pin state is read on power-up. The multilevel nature of these pins allows for 16 unique device addresses. The four strap options include: 0: 1 kΩ to GND R: 20 kΩ to GND F: Float          |

|     |            |      |                                                  | 1: 1 k $\Omega$ to VDD<br>Refer to Device SMBus Address for<br>more information.<br>In JTAG mode (EN_SMB = 1 k $\Omega$ to<br>GND), ADDR1 is JTAG Test Reset (TRS).                                                                                                                                            |
|-----|------------|------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| G1  | EN_SMB     | Good |                                                  | Four-level 2.5-V input used to select between SMBus master mode (float) and SMBus slave mode (high). The four defined levels are:  0: 1 kΩ to GND - JTAG mode; certain pins take on JTAG functionality R: 20 kΩ to GND - RESERVED, TI test mode F: Float - SMBus Master Mode 1: 1 kΩ to VDD - SMBus Slave Mode |
| G11 | SDA        |      | Please ensure pullup resistor is present on SDA. | SMBus data input / open drain output. External 2-kΩ to 5-kΩ pull-up resistor is required as per SMBus interface standard. This pin is 3.3V-tolerant.                                                                                                                                                           |
| H11 | SDC        |      | Please ensure pullup resistor is present on SDC. | SMBus clock input / open drain clock output. External 2-k $\Omega$ to 5-k $\Omega$ pull-up resistor is required as per SMBus interface standard. This pin is 3.3V-tolerant.                                                                                                                                    |
| E1  | ALL_DONE_N | Good |                                                  | Indicates the completion of a valid EEPROM register load operation when in SMBus Master Mode (EN_SMB=Float): High = External EEPROM load failed or incomplete Low = External EEPROM load successful and complete When in SMBus slave mode (EN_SMB=1), this output reflects the status of the READ_EN_N input.  |
| E11 | READ_EN_N  | Good |                                                  | SMBus Master Mode (EN_SMB=Float):<br>When asserted low, initiates the<br>SMBus master mode EEPROM read                                                                                                                                                                                                         |

|                     |                                |      | function. Once EEPROM read is complete (indicated by assertion of ALL_DONE_N low), this pin can be held low for normal device operation.  SMBus Slave Mode (EN_SMB=1): When asserted low, this causes the device to be held in reset (SMBus state machine reset and register reset). This pin should be pulled high or left floating for normal operation in SMBus Slave Mode. This pin is 3.3V-tolerant. |
|---------------------|--------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| H1                  | INT_N                          | Good | Open-drain 3.3-V tolerant active-low interrupt output. This pin is pulled low when an interrupt occurs. The events which trigger an interrupt are programmable through SMBus registers. INT_N can be connected in a wired-OR fashion with other device's interrupt pin. A single pull-up resistor in the 2-k $\Omega$ to 5-k $\Omega$ range is adequate for the entire INT_N net.                         |
| D10, D2             | TESTO/JTAG_TCK, TEST1/JTAG_TMS | Good | Reserved TI test pins. During normal (non-test-mode) operation, these pins are configured as inputs and therefore they are not affected by the presence of a signal. These pins may be left floating, tied to GND, or connected to a 2.5-V (max) output. In JTAG mode (EN_SMB = 1 k $\Omega$ to GND), TESTO is JTAG Test Clock (TCK) and TEST1 is JTAG Test Mode Select (TMS).                            |
| E10, E2,<br>H10, H2 | TEST2-5                        | Good | Reserved TI test pins. During normal (non-test-mode) operation, these pins are configured as inputs and therefore they are not affected by the presence of a signal. These pins may be left                                                                                                                                                                                                               |

|                                                                                                                                                            |     |      | floating, tied to GND, or connected to a 2.5-V (max) output.                                                                                                                                                                                                                                                                                                                                                                                    |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A3, A6,<br>A9, B1-11,<br>C1, C6,<br>C11, D6,<br>E3, E5, E7,<br>E9, F3-9,<br>G2, G3,<br>G5, G7,<br>G9, G10,<br>H6, J1, J6,<br>J11, K1-<br>11, L3, L6,<br>L9 | GND | Good | Ground reference. The GND pins on this device should be connected through a low-resistance path to the board GND plane.                                                                                                                                                                                                                                                                                                                         |
| C3, C9,<br>D3-5, D7-<br>9, H3-5,<br>H7-9, J3,<br>J9                                                                                                        | VDD | Good | Power supply, VDD = $2.5 \text{ V} \pm 5\%$ . TI recommends connecting at least six decoupling capacitors between the DS250DF410's VDD plane and GND as close to the DS250DF410 as possible. For example, four 0.1- $\mu$ F capacitors and two 1- $\mu$ F capacitors directly beneath the device or as close to the VDD pins as possible. The VDD pins on this device should be connected through a low-resistance path to the board VDD plane. |

Comments