

### **PROGRAMMERS REFERENCE**

The top 4 control pins PRTAD[4:1] determine the device port address. In this mode, TLK10232 will respond if the PHY address field on the MDIO protocol (PA[4:1]) matches PRTAD[4:1] pin value. In both Clause 45 and Clause 22 modes, the 2 individual channels in TLK10232 are classified as 2 different ports. So for any PRTAD [4:1] value there will be 2 ports per TLK10232. LSB of PHY address field (PA[0]) will determine which channel/port within TLK10232 to respond. Channel A can be accessed by setting LSB bit of PHY address to 1'b0.

Channel B can be accessed by setting LSB bit of PHY address to 1'b0.

Following Table illustrates device modes with respect to ST and MODE\_SEL pins. 10G mode referenced in below table and in the rest of programmer's reference is equivalent to General purpose SERDES mode.

|                                  | ST = 0 (Clause 45)                       | ST = 1 (Clause 22)     |
|----------------------------------|------------------------------------------|------------------------|
| {MODE_SEL pin, SW bit (30.1.10)} |                                          |                        |
| 1x                               | 10G                                      | 10G                    |
| 01                               | 10G                                      | 10G                    |
| 00                               | 10G-KR/1G-KX<br>(Determined by Auto Neg) | 1G-KX<br>(No Auto Neg) |

#### **Table 1: Model Selection**





### **REGISTER ORGANIZATION**

- Vendor Specific device Registers (Can be accessed through Clause 45 and Clause 22)
  - Clause 45 device address = 30 (Valid in 10G-KR/1G-KX/10G modes)
  - 30.0 -> Global control registers. These registers contain global control bits and are channel independent.
  - 30.1 to 30.31 -> Channel control/Status registers. These registers contain non-standard defined control/status bits and are per channel basis.

• 30.32768 to 30.33025 -> Channel control/Status registers. These registers contain nonstandard defined control/status bits and are per channel basis. Requires indirect access in Clause 22 mode. Registers that are not implemented

• 30.40960 to 30.41241 -> Global control/Status registers. These registers contain nonstandard defined control/status bits and are channel independent. Requires indirect access in Clause 22 mode

Standard Device Registers (Can be accessed only through Clause 45 and are channel independent)

### Clause 45 device address = 1 (Valid in 10G-KR mode)

- 1.0 to 1.11 -> PMA/PMD control/Status registers.
- 1.150 to 1.175 -> 10G-KR standard control/Status registers.

• 1.32768 to 1.36905 -> 10G-KR vendor specific control/Status registers. Also included are link/autotrain related registers. These are also accessible using clause 22 (through indirect addressing and in clause 45 (through device address 30)

### Clause 45 device address = 3 (Valid in 10G-KR mode)

- 3.0 to 3.43 -> PCS standard control/Status registers
- 3.32768, 3.32784 -> PCS vendor specific control/Status registers
- Clause 45 device address = 7 (Valid in 10G-KR/1G-KX modes)
  - 7.0 to 7.27, 7.48 -> Auto Negotiation standard control/Status registers.
  - 7.32768, 7.32784 -> Auto Negotiation vendor specific control/status registers.

Note: Registers that are not implemented return 0 when read.





### **REGISTER BIT DEFINITIONS**

#### **RW: Read-Write**

User can write 0 or 1 to this register bit. Reading this register bit returns the same value that has been written.

### **RW/SC: Read-Write Self-Clearing**

User can write 0 or 1 to this register bit. Writing a "1" to this register creates a high pulse. Reading this register bit always returns 0.

### **RO: Read-Only**

This register can only be read. Writing to this register bit has no effect. Reading from this register bit returns its current value.

### **RO/LH: Read-Only Latched High**

This register can only be read. Writing to this register bit has no effect. Reading a "1" from this register bit indicates that either the condition is occurring or it has occurred since the last time it was read. Reading a "0" from this register bit indicates that the condition is not occurring presently, and it has not occurred since the last time the register was read. A latched high register, when read high, should be read again to distinguish if a condition occurred previously or is still occurring. If it occurred previously, the second read will read low. If it is still occurring, the second read will read high. Reading this register bit automatically resets its value to 0.

### **RO/LL: Read-Only Latched Low**

This register can only be read. Writing to this register bit has no effect. Reading a "0" from this register bit indicates that either the condition is occurring or it has occurred since the last time it was read. Reading a "1" from this register bit indicates that the condition is not occurring presently, and it has not occurred since the last time the register was read. A latched low register, when read low, should be read again to distinguish if a condition occurred previously or is still occurring. If it occurred previously, the second read will read high. If it is still occurring, the second read will read low. Reading this register bit automatically sets its value to 1.

### **COR: Clear-On-Read counter**

This register can only be read. Writing to this register bit has no effect. Reading from this register bit returns its current value, then resets its value to 0. Counter value freezes at Max.

Following code letters in Name field of each control/status register bit(s) indicate the mode that they are applicable/valid.

- R = Indicates control/status bit(s) valid in 10GKR mode
- X = Indicates control/status bit(s) valid in 1GKX mode
- G = Indicates control/status bit(s) valid in 10G general purpose serdes mode





### VENDOR SPECIFIC DEVICE REGISTERS

Below registers can be accessed directly through Clause 22 and Clause 45. In Clause 45 mode, these registers can be accessed by setting device address field to 0x1E (DA[4:0] = 5'b11110). In Clause 22 mode, these registers can be accessed by setting 5 bit register address field to same value as 5 LSB bits of Register Address field specified for each register. For example, 16 bit register address 0x001C in clause 45 mode can be accessed by setting register address field to 5'h1C in clause 22 mode.

| Device Add | iress: 0x1E                                                            | Register Ad | dress:0x0000                                                                                                                                                                                                                                                                                                                                          | Default: 0x0610                                                                                                                                                                                                                                    |                       |
|------------|------------------------------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| Bit(s)     | N                                                                      | ame         | Description                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                    | Access                |
| 30.0.15    | GLOBAL_RES<br>(RXG)                                                    | ET          | Global reset.<br>0 = Normal operation (Default 1'b0)<br>1 = Resets TX and RX data path including MDIO registers. Equivalent to<br>asserting RESET_N.                                                                                                                                                                                                  |                                                                                                                                                                                                                                                    | RW<br>SC <sup>2</sup> |
| 30.0.14:12 | PRTAD0_PIN_<br>(RXG)                                                   | EN_SEL[2:0] | PRTAD0 pin selection control. Valid only when 30.0.5 is 1. PRTAD0 is used<br>for the assignment specified below.<br>000 = Channel A stopwatch (Default 3'b000)<br>001 = Channel B stopwatch<br>010 = Channel A Tx data switch<br>011 = Channel A Tx data switch<br>100 = Channel B Tx data switch<br>101 = Channel B Rx data switch<br>11x = Reserved |                                                                                                                                                                                                                                                    | RW                    |
| 30.0.11    | GLOBAL_WRITE Global wri<br>(RXG) GLOBAL_WRITE 0 = Contro<br>1 = Contro |             |                                                                                                                                                                                                                                                                                                                                                       | gs are specific to channel addressed (Default 1'b0)<br>gs in channel specific registers are applied to both channels                                                                                                                               |                       |
| 30.0.10:8  | RESERVED<br>SE_CLK_DIV[2:0]<br>(RXG)                                   |             | For TI use only (I<br>Single Ended REI<br>divide selected sin<br>etc. Divider value<br>least 2X of MDC.<br>000 = Divide by 1<br>001 = Divide by 2<br>010 = Divide by 2<br>100 = Divide by 4<br>101 = Divide by 4<br>101 = Divide by 3<br>110 = Divide by 4<br>111 = Divide by 4                                                                       | Default 3'b110)<br>FCLK Control clock divide selection. This value is used to<br>agle ended reference clock which is used for STCI, EFUSE<br>should be chosen such that the resulting frequency is at<br>6<br>6<br>12<br>14 (Default 3'b110)<br>28 |                       |
| 30.0.7     | RESERVED<br><mark>SE_CLK_SEL</mark><br>(RXG)                           |             | For TI use only (Default 1'b0)<br>Single ended REFCLK clock source selection. This clock is used for STCI,<br>EFUSE etc.<br>0 = Selects single ended version of channel A HS reference clock (as selected<br>by REFCLK_SEL) (Default 1'b0)<br>1 = Selects single ended version of channel B HS reference clock (as selected<br>by REFCLK_SEL)         |                                                                                                                                                                                                                                                    |                       |
| 30.0.5     | PRTAD0_PIN_<br>(RXG)                                                   | EN          | PRTAD0 pin enable control.<br>0 = Input pin (PRTAD0) is used for assignment specified in 30.0.14:12<br>(Default 1'b0)<br>1 = Input pin (PRTAD0) is not used for assignment specified in 30.0.14:12                                                                                                                                                    |                                                                                                                                                                                                                                                    |                       |

#### Table 2: GLOBAL\_CONTROL\_1<sup>1</sup>

<sup>1</sup> This global register is channel independent.

<sup>2</sup> After reset bit is set to one, it automatically sets itself back to zero on the next MDC clock cycle.





| 30.0.4:0 | PRBS_PASS_OVERLAY[4:0]<br>(RXG) | PRBS_PASS pin status selection. Applicable only when PRBS test pattern         verification is enabled on HS side or LS side. PRBS_PASS pin reflects PRBS         verification status on selected Channel HS/LS side. LS Serdes lanes 1/2/3 are         not applicable in 1GKX modes.         1xx00 = PRBS_PASS reflects combined status of Channel A/B HS serdes         PRBS verification. If PRBS verification fails on any channel HS serdes,         PRBS_PASS will be asserted low. (Default 5'b10000)         00000 = Status from Channel A HS Serdes side         00001 = Reserved         00100 = Status from Channel A LS Serdes side Lane 0         00101 = Status from Channel A LS Serdes side Lane 1         00110 = Status from Channel A LS Serdes side Lane 2         00111 = Status from Channel A LS Serdes side Lane 3         01000 = Status from Channel B HS Serdes side         01001 = Reserved         01011 = Status from Channel B HS Serdes side         01011 = Status from Channel B HS Serdes side         01012 = Status from Channel B HS Serdes side         01013 = Reserved         01104 = Status from Channel B LS Serdes side Lane 0         01105 = Status from Channel B LS Serdes side Lane 1         01101 = Status from Channel B LS Serdes side Lane 2         01101 = Status from Channel B LS Serdes side Lane 1         01101 = Status from Channel B LS Serdes side Lane 1         01101 = St |
|----------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

### Table 3: CHANNEL\_CONTROL\_1

| Device Ad | ldress: 0x1E                                                                                                                                                                                                                                                             | Register Ad | r Address:0x0001 Default: 0x0B00                                                                                                                                                          |                                                                                                                                                   |        |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)    | N                                                                                                                                                                                                                                                                        | ame         |                                                                                                                                                                                           | Description                                                                                                                                       | Access |
| 30.1.15   | POWERDOWN<br>(RXG)                                                                                                                                                                                                                                                       | 1           | Setting this bit high powers down entire data path with exception that MDIO<br>interface stays active.<br>0 = Normal operation (Default 1'b0)<br>1 = Power Down mode is enabled.          |                                                                                                                                                   |        |
| 30.1.14   | LT_TRAINING<br>(XG)                                                                                                                                                                                                                                                      | G_CONTROL   | Link training control. Valid in 10G and 1GKX modes only.<br>0 = Link training disabled(Default 1'b0)<br>1 = Link training enable control dependent on LT_TRAINING_ENABLE<br>(1/30.150.1). |                                                                                                                                                   |        |
| 30.1.13   | 10G_RX_MOE<br>(G)                                                                                                                                                                                                                                                        | DE_SEL      | RX mode selection. Valid in 10G only.<br>0 = RX mode dependent upon RX_DEMUX_SEL(Default 1'b0)<br>1 = Enables 1 to 1 mode on receive channel.                                             |                                                                                                                                                   |        |
| 30.1.12   | 10G_TX_MODE_SEL<br>(G)                                                                                                                                                                                                                                                   |             | $0 = TX \mod dependent$                                                                                                                                                                   | n Valid in 10G only.<br>endent upon TX_MUX_SEL (Default 1'b0)<br>mode on transmit channel.                                                        |        |
| 30.1.11   | SW_PCS_SEL<br>(RX)                                                                                                                                                                                                                                                       |             | AN_ENABLE (7.                                                                                                                                                                             | use 45 mode only. Valid only when MODE_SEL pin is 0,<br>0.12) is 0 and SW_DEV_MODE_SEL (30.1.10) is 0.<br>10G-KR mode(Default 1'b1)<br>1G-KX mode | RW     |
| 30.1.10   | SW_DEV_MODE_SEL       Valid only when MODE_SEL pin is 0         SW_DEV_MODE_SEL       1 = Device set to 10G mode         (RXG)       0 = In clause 45 mode, device mode is set using Auto negotiation. In clause         22 mode, device set to 1G-KX mode(Default 1'b0) |             |                                                                                                                                                                                           |                                                                                                                                                   |        |
| 30.1.9    | 10G_RX_DEM<br>(G)                                                                                                                                                                                                                                                        | UX_SEL      | RX De-Mux selection control for lane de-serialization on receive channel.<br>Valid in 10G and when 10G_RX_MODE_SEL (30.1.13) is LOW<br>0 = 1 to 2<br>1 = 1 to 4 (Default 1'b1)            |                                                                                                                                                   |        |
| 30.1.8    | 10G_TX_MUX<br>(G)                                                                                                                                                                                                                                                        | _SEL        | TX Mux selection control for lane serialization on transmit channel. Valid in<br>10G and when 10G_TX_MODE_SEL (30.1.12) is LOW<br>0 = 2 to 1<br>1 = 4 to 1 (Default 1'b1)                 |                                                                                                                                                   |        |





**Preliminary Datasheet Revision 0.8** 

| 30.1.7:5 | RESERVED<br>HS_FINAL_EQPRE[2:0]<br>(RXG) | For TI use only<br>Final HS Serdes EQPRE value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |    |
|----------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| 30.1.4   | RESERVED<br>HS_FINAL_H1CDRMODE<br>(RXG)  | For TI use only<br>Final HS Serdes H1CDR mode value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | RO |
| 30.1.3   | RESERVED<br>HS_FINAL_PK_DISABLE<br>(RXG) | For TI use only<br>Final HS Serdes peak disable value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | KO |
| 30.1.2   | RESERVED<br>HS_FINAL_AGCCTRL_0<br>(RXG)  | For TI use only<br>BIT [0] of final HS Serdes AGCCTRL value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |    |
| 30.1.1   | REFCLK_SW_SEL<br>(RXG)                   | Channel HS Reference clock selection.<br>0 = Selects REFCLK_0_P/N as clock reference to Channel x HS side serdes<br>macro(Default 1'b0)<br>1 = Selects REFCLK_1_P/N as clock reference to Channel x HS side serdes<br>macro                                                                                                                                                                                                                                                                                                                                                            |    |
| 30.1.0   | LS_REFCLK_SEL<br>(RXG)                   | Channel LS Reference clock selection.<br>0 = LS side serdes macro reference clock is same as HS side serdes reference<br>clock (E.g. If REFCLK_0_P/N is selected as HS side serdes macro reference<br>clock, REFCLK_0_P/N is selected as LS side serdes macro reference clock<br>and vice versa) (Default 1'b0)<br>1 = Alternate reference clock is selected as clock reference to Channel x LS<br>side serdes macro (E.g. If REFCLK_0_P/N is selected as HS side serdes<br>macro reference clock, REFCLK_1_P/N is selected as LS side serdes macro<br>reference clock and vice versa) | RW |

### Table 4: HS\_SERDES\_CONTROL\_1

| Device Ad  | ldress: 0x1E                                                                                                              | Register Ad  | dress:0x0002                                                                                                                                                                         | Default: 0x831D   |        |
|------------|---------------------------------------------------------------------------------------------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------|
| Bit(s)     | N                                                                                                                         | ame          |                                                                                                                                                                                      | Description       | Access |
| 30.2.15    | RESERVED<br>HS_TXCM CF<br>(RXG)                                                                                           | GTX[9]       | For TI use only (Default 1'b1) Transmit output common mode control.<br>0 = Normal common mode. Valid for DC settings<br>1 = Raised common mode. Valid for AC settings (Default 1'b1) |                   | RW     |
| 30.2.14    | RESERVED<br>HS_ENQOL CI<br>(RXG)                                                                                          | FGRX[22]     | For TI use only (I<br>0 = QOL interface<br>1 = QOL interface                                                                                                                         | e port not active |        |
| 30.2.13    | RESERVED<br>HS_ADCGAIN<br>CFGRX[13]<br>(RXG)                                                                              |              | For TI use only. (Default 1'b0)<br>HS Serdes ADCGAIN control<br>0 = AGC Digital control word has normal 1x strength<br>1 = AGC Digital control word has 2x strength.                 |                   |        |
| 30.2.12    | RESERVED<br>HS_JOG CFGR<br>(RXG)                                                                                          | X[12]        | For TI use only (Default 1'b0)<br>0 = Vote summation corrected to avoid extra phase updates<br>1 = Vote summation as in original design                                              |                   |        |
| 30.2.11:10 | RESERVED         OC           HS_CLK_BYPASS[1:0]         10           CFGPLL[11:10]         TI           (RXG)         11 |              | 00 = No bypass. M<br>01 = Reserved<br>10 = Functional b<br>TESTCLKR<br>11 = REFCLK ob<br>serial TXP/N pins                                                                           |                   |        |
| 30.2.9:8   | HS_LOOP_BA<br>CFGPLL[9:8]<br>(RXG)                                                                                        | NDWIDTH[1:0] | HS Serdes PLL Loop Bandwidth settings                                                                                                                                                |                   |        |
| 30.2.7     | RESERVED<br>CFGPLL[7]<br>(RXG)                                                                                            |              | 11 = Ultra High Bandwidth (Default 2'b11)         For TI use only (Default 1'b0)         Mapped to HS Serdes CFGPLL[7] for future         use                                        |                   |        |





**Preliminary Datasheet Revision 0.8** 

| 30.2.6   | HS_VRANGE <mark>CFGPLL[6]</mark><br>(RXG)             | HS Serdes PLL VCO range selection.<br>0 = VCO runs at higher end of frequency range (Default 1'b0)<br>1 = VCO runs at lower end of frequency range<br>This bit needs to be set HIGH if VCO frequency (REFCLK *<br>HS_PLL_MULT) is below 2.5 Ghz.                                                                                                          |
|----------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 30.2.5   | RESERVED CFGPLL[5]<br>(RXG)                           | For TI use only (Default 1'b0) Mapped to HS Serdes CFGPLL[5] for future<br>use                                                                                                                                                                                                                                                                            |
| 30.2.4   | HS_ENPLL CFGPLL[0]<br>(RXG)                           | HS Serdes PLL enable control. HS Serdes PLL is automatically disabled<br>when PD_TRXx_N is asserted LOW or when register bit 30.1.15 is set<br>HIGH.<br>0 = Disables PLL in HS serdes<br>1 = Enables PLL in HS serdes (Default 1'b1)                                                                                                                      |
| 30.2.3:0 | HS_PLL_MULT[3:0]<br><mark>CFGPLL[4:1]</mark><br>(RXG) | HS Serdes PLL multiplier setting (Default 4'b1101).<br>Refer Table 5: HS PLL multiplier control.<br>In KR/KX modes, this setting is automatically controlled and value set<br>through these register bits is ignored unless REFCLK_FREQ_SEL_1 or<br>related OVERRIDE bit is set.<br>Please see Appendix B for more information on PLL multiplier settings |

### Table 5: HS PLL multiplier control

|       | 30.2.3:0              | 30.2.3:0 |                       |  |
|-------|-----------------------|----------|-----------------------|--|
| Value | PLL Multiplier factor | Value    | PLL Multiplier factor |  |
| 0000  | Reserved              | 1000     | 12x                   |  |
| 0001  | Reserved              | 1001     | 12.5x                 |  |
| 0010  | 4x                    | 1010     | 15x                   |  |
| 0011  | 5x                    | 1011     | 16x                   |  |
| 0100  | 6х                    | 1100     | 16.5x                 |  |
| 0101  | 8x                    | 1101     | 20x                   |  |
| 0110  | 8.25x                 | 1110     | 25x                   |  |
| 0111  | 10x                   | 1111     | Reserved              |  |

### Table 6: HS\_ SERDES\_CONTROL\_2

| Device Ad  | dress: 0x1E                            | Register Ad   | dress:0x0003                                                                                                                                                                                                                                                                                                                                                          | Default: 0xA848                                                                                                                                      |        |
|------------|----------------------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)     | N                                      | ame           | Description Acces                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                      | Access |
| 30.3.15:12 | HS_SWING[3:0]<br>CFGTX[13:10]<br>(RXG) |               | is automatically c                                                                                                                                                                                                                                                                                                                                                    | ut swing control for HS Serdes. During autotrain, this setting<br>ontrolled and value set through this register bit is ignored<br>ERRIDE bit is set. | RW     |
| 30.3.11    | HS_ENTX CFC<br>(RXG)                   | <b>JTX[0]</b> | Refer Table 7: HSTX AC mode output swing control         HS Serdes transmitter enable control. HS Serdes transmitter is automatically disabled when PD_TRXx_N is asserted LOW or when register bit 30.1.15 is set HIGH.         0 = Disables HS serdes transmitter                                                                                                    |                                                                                                                                                      |        |
| 30.3.10    | HS_EQHLD <mark>CI</mark><br>(RXG)      | FGRX[24]      | 1 = Enables HS serdes transmitter (Default 1'b1)         HSRX Equalizer hold control. During autotrain, this setting is automatically controlled and value set through this register bit is ignored unless related         OVERRIDE bit is set.         0 = Normal operation (Default 1'b0)         1 = Holds equalizer and long tail correction in its current state |                                                                                                                                                      |        |





### **Preliminary Datasheet Revision 0.8**

| 30.3.9:8 | HS_RATE_TX [1:0]<br>CFGTX[5:4]<br>(RXG)                         | HS Serdes TX rate settings. In KR/KX modes, this setting is automatically<br>controlled and value set through these register bits is ignored unless<br>REFCLK_FREQ_SEL_1 or related OVERRIDE bit is set.<br>00 = Full rate (Default 2'b00)<br>01 = Half rate<br>10 = Quarter rate<br>11 = Eighth rate                                                                                                                                                                      |
|----------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 30.3.7:6 | HS_AGCCTRL[1:0]<br><mark>CFGRX[26:25]</mark><br>(RXG)           | Adaptive gain control loop. During autotrain, this setting is automatically<br>controlled and value set through this register bit is ignored unless related<br>OVERRIDE bit is set.<br>00 = Attenuator will not change after lock has been achieved, even if AGC<br>becomes unlocked<br>01 = Attenuator will not change when in lock state, but could change when<br>AGC becomes unlocked (Default 2'b01)<br>10 = Force the attenuator off<br>11 = Force the attenuator on |
| 30.3.5:4 | HS_AZCAL[1:0]<br><mark>CFGRX[4:3]</mark><br>(RXG)               | Auto zero calibration. During autotrain, this setting is automatically<br>controlled and value set through this register bit is ignored unless related<br>OVERRIDE bit is set.<br>00 = Auto zero calibration initiated when receiver is enabled (Default 2'b00)<br>01 = Auto zero calibration disabled<br>10 = Forced with automatic update.<br>11 = Forced without automatic update                                                                                       |
| 30.3.3   | HS_ENRX <mark>CFGRX[0]</mark><br>(RXG)                          | HS Serdes receiver enable control. HS Serdes receiver is automatically<br>disabled when PD_TRXx_N is asserted LOW or when register bit 30.1.15 is<br>set HIGH. During autotrain, this setting is automatically controlled and value<br>set through this register bit is ignored unless related OVERRIDE bit is set.<br>0 = Disables HS serdes receiver<br>1 = Enables HS serdes receiver (Default 1'b1)                                                                    |
| 30.3.2:0 | HS_RATE_RX [2:0]<br><mark>CFGRX[14], CFGRX[6:5]</mark><br>(RXG) | HS Serdes RX rate settings. In KR/KX modes, this setting is automatically<br>controlled and value set through these register bits is ignored unless<br>REFCLK_FREQ_SEL_1 or related OVERRIDE bit is set.<br>000 = Full rate (Default 3'b000)<br>101 = Half rate<br>110 = Quarter rate<br>111 = Eighth rate<br>001 = Reserved<br>01x = Reserved<br>100 = Reserved                                                                                                           |

### Table 7: HSTX AC mode output swing control

| Value       | AC Mode                    |
|-------------|----------------------------|
| 30.3[15:12] | Typical Amplitude (mVdfpp) |
| 0000        | 130                        |
| 0001        | 220                        |
| 0010        | 300                        |
| 0011        | 390                        |
| 0100        | 480                        |
| 0101        | 570                        |
| 0110        | 660                        |
| 0111        | 750                        |
| 1000        | 830                        |
| 1001        | 930                        |
| 1010        | 1020                       |
| 1011        | 1110                       |
| 1100        | 1180                       |
| 1101        | 1270                       |





**Preliminary Datasheet Revision 0.8** 

| 1110 | 1340 |
|------|------|
| 1111 | 1400 |

#### Table 8: HS\_SERDES\_CONTROL\_3

| Device Ad  | ldress: 0x1E                                                                                                                   | Register Ad                | ldress:0x0004                                                                                                                                                                                                                                                                                                                                                                                                                                          | Default: 0x1500                                                                                                                                                                                                             |        |
|------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)     | N                                                                                                                              | ame                        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                             | Access |
| 30.4.15    | HS_ENTRACK<br>CFGRX[23]<br>(RXG)                                                                                               | ζ.                         | controlled and val<br>OVERRIDE bit is<br>0 = Normal opera<br>1 = Forces ADC i                                                                                                                                                                                                                                                                                                                                                                          | tion (Default 1'b0)<br>nto track mode                                                                                                                                                                                       |        |
| 30.4.14:12 | HS_EQPRE[2:0]<br>CFGRX[21:19]<br>(RXG)<br>HS_CDRFMULT[1:0]<br>CFGRX[18:17]<br>(RXG)<br>HS_CDRTHR[1:0]<br>CFGRX[16:15]<br>(RXG) |                            | Serdes Rx precursor equalizer selection. During autotrain, this setting is<br>automatically controlled and value set through this register bit is ignored<br>unless related OVERRIDE bit is set.<br>000 = 1/9 cursor amplitude<br>001 = 3/9 cursor amplitude (Default 3'b001)<br>010 = 5/9 cursor amplitude<br>011 = 7/9 cursor amplitude<br>100 = 9/9 cursor amplitude<br>101 = 11/9 cursor amplitude<br>110 = 13/9 cursor amplitude<br>111 = Disable |                                                                                                                                                                                                                             |        |
| 30.4.11:10 |                                                                                                                                |                            | Clock data recove<br>2'b01)<br>During autotrain,<br>this register bit is                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                             |        |
| 30.4.9:8   |                                                                                                                                |                            | Clock data recove<br>During autotrain,                                                                                                                                                                                                                                                                                                                                                                                                                 | rreshold<br>threshold                                                                                                                                                                                                       | RW     |
| 30.4.7     | RESERVED<br>HS_EQLIM CF<br>(RXG)                                                                                               | GRX[2]                     | For TI use only<br>HSRX Equalizer 1<br>0 = Normal opera                                                                                                                                                                                                                                                                                                                                                                                                | limit control(Default 1'b0)                                                                                                                                                                                                 |        |
| 30.4.6     | HS_PEAK_DISABLE<br>CFGRX[1]<br>(RXG)                                                                                           |                            | HS Serdes PEAK<br>automatically con<br>unless related OV<br>0 = Normal opera<br>1 = Disables high                                                                                                                                                                                                                                                                                                                                                      | _DISABLE control. During autotrain, this setting is<br>trolled and value set through this register bit is ignored<br>ERRIDE bit is set.<br>tion (Default 1'b0)<br>frequency peaking. Suitable for <6 Gbps operation         |        |
| 30.4.5     | HS_H1CDRM(<br>(RXG)                                                                                                            | DDE <mark>CFGRX[10]</mark> | automatically con<br>unless related OV<br>0 = Normal opera                                                                                                                                                                                                                                                                                                                                                                                             | RMODE control. During autotrain, this setting is<br>trolled and value set through this register bit is ignored<br>ERRIDE bit is set.<br>tion (Default 1'b0)<br>mode suitable for short channel operation.<br>rdes CFGRX1101 |        |
| 30.4.4:0   | HS_TWCRF[4:<br>CFGTX[22:18]<br>(RXG)                                                                                           |                            | Cursor Reduction<br>automatically con<br>unless related OV                                                                                                                                                                                                                                                                                                                                                                                             | Factor (Default 5'b00000. In KR mode, this setting is<br>trolled and value set through this register bits is ignored<br>ERRIDE bit is set.<br>TX Cursor reduction factor weights                                            |        |





|       | 30.4.4:0             |       | 30.4.4:0             |
|-------|----------------------|-------|----------------------|
| Value | Cursor reduction (%) | Value | Cursor reduction (%) |
| 00000 | 0                    | 10000 | 17                   |
| 00001 | 2.5                  | 10001 | 20                   |
| 00010 | 5.0                  | 10010 | 22                   |
| 00011 | 7.5                  | 10011 | 25                   |
| 00100 | 10.0                 | 10100 | 27                   |
| 00101 | 12                   | 10101 | 30                   |
| 00110 | 15                   | 10110 | 32                   |
| 00111 |                      | 10111 | 35                   |
| 01000 |                      | 11000 | 37                   |
| 01001 |                      | 11001 | 40                   |
| 01010 |                      | 11010 | 42                   |
| 01011 | Reserved             | 11011 | 45                   |
| 01100 |                      | 11100 | 47                   |
| 01101 |                      | 11101 | 50                   |
| 01110 |                      | 11110 | 52                   |
| 01111 |                      | 11111 | 55                   |

### Table 9: HSTX Cursor reduction factor weights

### Table 10: HS\_SERDES\_CONTROL\_4

| Device Address: 0x1E Register Ad |                                                  | Register Ad | dress:0x0005                                                                                                                                                                                                                                                                                                                                                                               | Default: 0x2000                                                                                                                 |    |
|----------------------------------|--------------------------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|----|
| Bit(s)                           | N                                                | ame         |                                                                                                                                                                                                                                                                                                                                                                                            | Access                                                                                                                          |    |
| 30.5.15                          | HS_RX_INVPAIR <mark>CFGRX[7]</mark><br>(RXG)     |             | negative data (Der<br>1 = Inverted polar<br>considered positiv                                                                                                                                                                                                                                                                                                                             | ty. HSRXxP considered positive data. HSRXxN considered<br>fault 1'b0)<br>ity. HSRXxP considered negative data. HSRXxN<br>e data |    |
| 30.5.14                          | HS_TX_INVPAIR <mark>CFGTX[6]</mark><br>(RXG)     |             | considered negative                                                                                                                                                                                                                                                                                                                                                                        | y. HSTXxP considered positive data and HSTXxN<br>ve data (Default 1'b0)<br>ity. HSTXxP considered negative data and HSTXxN      |    |
| 30.5.13                          | RESERVED<br>HS_FIRUPT CFGTX[3]<br>(RXG)          |             | For TI use only (Default 1'b1)<br>HS Serdes Tx pre/post cursor filter update control. During autotrain, this<br>setting is automatically controlled and value set through this register bit is<br>ignored unless related OVERRIDE bit is set.<br>0 = Pre/Post cursor fields cannot be updated<br>1 = Pre/Post cursor fields can be updated by changing respective fields<br>(Default 1'b1) |                                                                                                                                 | RW |
| 30.5.12:8                        | HS_TWPOST1[4:0]<br>CFGTX[28:24]<br>(RXG)         |             | Adjacent post cursor1 Tap weight. Selects TAP settings for TX waveform.<br>(Default 5'b00000). In KR mode, this setting is automatically controlled and<br>value set through this register bits is ignored unless related OVERRIDE bit is<br>set.<br>Refer Table 11: HSTX Post-cursor1 transmit tap weights                                                                                |                                                                                                                                 |    |
| 30.5.7:4                         | HS_TWPRE[3:0]<br>CFGTX[17:14]<br>(RXG)           |             | Pre cursor Tap weight. Selects TAP settings for TX waveform. (Default<br>4'b0000). In KR mode, this setting is automatically controlled and value set<br>through this register bits is ignored unless related OVERRIDE bit is set.<br>Refer Table 13: HSTX Pre-cursor transmit tap weights                                                                                                 |                                                                                                                                 |    |
| 30.5.3:0                         | HS_TWPOST2<br><mark>CFGTX[32:29]</mark><br>(RXG) | [3:0]       | Refer Table 13: HSTX Pre-cursor transmit tap weights         Adjacent post cursor2 Tap weight. Selects TAP settings for TX waveform.         (Default 4'b0000). In KR mode, this setting is automatically controlled and value set through this register bits is ignored unless related OVERRIDE bit is set.         Refer Table 12: HSTX Post-cursor2 transmit tap weights                |                                                                                                                                 |    |





| 30    | 0.5.12:8       | 30    | ).5.12:8       |
|-------|----------------|-------|----------------|
| Value | Tap weight (%) | Value | Tap weight (%) |
| 00000 | 0              | 10000 | 0              |
| 00001 | +2.5           | 10001 | -2.5           |
| 00010 | +5.0           | 10010 | -5.0           |
| 00011 | +7.5           | 10011 | -7.5           |
| 00100 | +10.0          | 10100 | -10.0          |
| 00101 | +12.5          | 10101 | -12.5          |
| 00110 | +15.0          | 10110 | -15.0          |
| 00111 | +17.5          | 10111 | -17.5          |
| 01000 | +20.0          | 11000 | -20.0          |
| 01001 | +22.5          | 11001 | -22.5          |
| 01010 | +25.0          | 11010 | -25.0          |
| 01011 | +27.5          | 11011 | -27.5          |
| 01100 | +30.0          | 11100 | -30.0          |
| 01101 | +32.5          | 11101 | -32.5          |
| 01110 | +35.0          | 11110 | -35.0          |
| 01111 | +37.5          | 11111 | -37.5          |

### Table 11: HSTX Post-cursor1 transmit tap weights

#### Table 12: HSTX Post-cursor2 transmit tap weights

| 30    | 0.5.3:0        | 30.5.3:0 |                |  |
|-------|----------------|----------|----------------|--|
| Value | Tap weight (%) | Value    | Tap weight (%) |  |
| 0000  | 0              | 1000     | 0              |  |
| 0001  | +2.5           | 1001     | -2.5           |  |
| 0010  | +5.0           | 1010     | -5.0           |  |
| 0011  | +7.5           | 1011     | -7.5           |  |
| 0100  | +10.0          | 1100     | -10.0          |  |
| 0101  | +12.5          | 1101     | -12.5          |  |
| 0110  | +15.0          | 1110     | -15.0          |  |
| 0111  | +17.5          | 1111     | -17.5          |  |

#### Table 13: HSTX Pre-cursor transmit tap weights

| 3     | 0.5.7:4        | 30.5.7 | :4             |
|-------|----------------|--------|----------------|
| Value | Tap weight (%) | Value  | Tap weight (%) |
| 0000  | 0              | 1000   | 0              |
| 0001  | +2.5           | 1001   | -2.5           |
| 0010  | +5.0           | 1010   | -5.0           |
| 0011  | +7.5           | 1011   | -7.5           |
| 0100  | +10.0          | 1100   | -10.0          |
| 0101  | +12.5          | 1101   | -12.5          |
| 0110  | +15.0          | 1110   | -15.0          |
| 0111  | +17.5          | 1111   | -17.5          |

### Table 14: LS\_SERDES\_CONTROL\_1

| Device Address: 0x1E Register Addr |      | dress:0x0006 | Default: 0xF115 |             |        |
|------------------------------------|------|--------------|-----------------|-------------|--------|
| Bit(s)                             | Name |              |                 | Description | Access |





Configuration control for LS Serdes Lane settings (Default 4'b1111) [3] corresponds to LN3, [2] corresponds to LN2 [1] corresponds to LN1, [0] corresponds to LN0 Lanes 1/2/3 are not valid in 1GKX mode 0 = Writes to LS SERDES CONTROL 2 & LS SERDES CONTROL 3 & LS\_CH\_CONTROL\_1 control registers do not affect respective LS Serdes lane 1 = Writes to LS\_SERDES\_CONTROL\_2 & LS\_SERDES\_CONTROL\_3 & LS\_CH\_CONTROL\_1 control registers affect respective LS Serdes lane For example, if subsequent writes to LS\_SERDES\_CONTROL\_2 & LS\_SERDES\_CONTROL\_3 & LS\_CH\_CONTROL\_1 registers need to affect the settings in Lanes 0 and 1, LS\_LN\_CFG\_EN[3:0] should be set to 4'b0011 LS\_LN\_CFG\_EN[3:0] Read values in LS\_SERDES\_CONTROL\_2 & LS\_SERDES\_CONTROL\_3 30.6.15:12 (RXG) & LS\_CH\_CONTROL\_1 reflect the settings value for Lane selected through LS\_LN\_CFG\_EN[3:0]. To read settings for Lane 0, LS\_LN\_CFG\_EN[3:0] should be set to 4'b0001 To read settings for Lane 1, LS\_LN\_CFG\_EN[3:0] should be set to 4'b0010 To read settings for Lane 2, LS\_LN\_CFG\_EN[3:0] should be set to 4'b0100 To read settings for Lane 3, LS\_LN\_CFG\_EN[3:0] should be set to 4'b1000 Read values of LS\_SERDES\_CONTROL\_2 & LS\_SERDES\_CONTROL\_3 & LS\_CH\_CONTROL\_1 registers are not valid for any other LS\_LN\_CFG\_EN[3:0] combination RW For TI use only(Default 2'b00) LS Serdes PLL bypass settings 00 = No bypass. Macro operates normally from PLL RESERVED 01 = ReservedLS\_CLK\_BYPASS[1:0] 10 = Functional bypass. Macros operate at low speed using TESTCLKT and 30.6.11:10 TESTCFG[5:4] TESTCLKR (RXG) 11 = REFCLK observe. Divided version of REFCLKP/N is observable on serial OUTx pins LS Serdes PLL Loop Bandwidth settings LS\_LOOP\_BANDWIDTH[1:0] 00 = Reserved30.6.9:8 CFGPLL[9:8] 01 = Applicable when external JC\_PLL is NOT used (Default 2'b01) (RXG) 10 = Applicable when external JC\_PLL is used 11 = ReservedRESERVED 30.6.7 For TI use only (Default 1'b0) (RXG) RESERVED CFGPLL[6:5] 30.6.6:5 For TI use only Mapped to LS Serdes CFGPLL[6:5] for future use (RXG) LS Serdes PLL enable control. LS Serdes PLL is automatically disabled when LS\_ENPLL CFGPLL[0] PD\_TRXx\_N is asserted LOW or when register bit 30.1.15 is set HIGH. 30.6.4 (RXG) 0 = Disables PLL in LS serdes 1 = Enables PLL in LS serdes (Default 1'b1) LS Serdes PLL multiplier setting (Default 4'b0101). In KR/KX modes, this setting is automatically controlled and value set through this register bits is LS\_MPY[3:0] CFGPLL[4:1] 30.6.3:0 ignored unless REFCLK\_FREQ\_SEL\_1 or related OVERRIDE bit is set. (RXG) Refer Table 15: LS PLL multiplier control Please see Appendix B for more information on PLL multiplier settings

### Table 15: LS PLL multiplier control

| 30.0                        | 5.3:0 | 30.6  | .3:0                  |
|-----------------------------|-------|-------|-----------------------|
| Value PLL Multiplier factor |       | Value | PLL Multiplier factor |
| 0000                        | 4x    | 1000  | 15x                   |
| 0001                        | 5x    | 1001  | 20x                   |





**Preliminary Datasheet Revision 0.8** 

| 0010 | 6х       | 1010 | 25x      |
|------|----------|------|----------|
| 0011 | Reserved | 1011 | Reserved |
| 0100 | 8x       | 1100 | Reserved |
| 0101 | 10x      | 1101 | 50x      |
| 0110 | 12x      | 1110 | 65x      |
| 0111 | 12.5x    | 1111 | Reserved |

### Table 16: LS\_SERDES\_CONTROL\_2

| Device Address: 0x1E Register Ad |                                                                         | dress:0x0007                | Default: 0xDC04                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                          |    |
|----------------------------------|-------------------------------------------------------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Bit(s)                           | N                                                                       | ame                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                          |    |
| 30.7.15                          | RESERVED <mark>L.</mark><br>CFGTX[8]<br>(RXG)                           | S_CM                        | 0 = Normal com                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | S Serdes output common mode adjustment<br>on mode. Valid for DC settings<br>on mode. Valid for AC settings (Default 1'b1)                                                                                                                                                                                                                |    |
| 30.7.14:12                       | LS_SWING[2:<br>(RXG)                                                    | 0] <mark>CFGTX[11:9]</mark> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | trol on LS Serdes side. (Default 3'b101)<br>SRX Output AC mode output swing control                                                                                                                                                                                                                                                      |    |
| 3.7.11                           | LS_LOS <mark>CFGF</mark><br>(RXG)                                       | RX[15]                      | 1 = Enable Loss of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | of signal detection on LS serdes lane inputs<br>of signal detection on LS serdes lane inputs (Default 1'b1)                                                                                                                                                                                                                              |    |
| 30.7.10                          | LS_TX_ENRX CFGRX[0]<br>(RXG)<br>LS_TX_RATE [1:0]<br>CFGRX[6:5]<br>(RXG) |                             | transmitter chann<br>LOW or when reg<br>automatically disa<br>and 1 are automati<br>transmit channel.<br>0 = Disables LS s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | control on the transmit channel. LS Serdes per lane on<br>el is automatically disabled when PD_TRXx_N is asserted<br>gister bit 30.1.15 is set HIGH. Lanes 3 and 2 are<br>abled when in 2ln 10G mode on transmit channel. Lanes 3, 2<br>ically disabled when in 1ln 10G mode or 1G-KX mode on<br>erdes lane<br>erdes lane (Default 1'b1) |    |
| 30.7.9:8                         |                                                                         |                             | LS Serdes lane ra<br>setting is automat                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | te settings on transmit channel. In KR/KX modes, this<br>ically controlled and value set through this register bits is<br>FCLK_FREQ_SEL_1 or related OVERRIDE bit is set.                                                                                                                                                                | RW |
| 30.7.7:4                         | LS_DE[3:0] CI<br>(RXG)                                                  | FGTX[15:12]                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | phasis settings. (Default 4'b0000)<br>SRX Output De-emphasis                                                                                                                                                                                                                                                                             |    |
| 30.7.3                           | RESERVED <mark>L:<br/>CFGTX[16]</mark><br>(RXG)                         | S_ENFTP                     | For TI use only .<br>0 = Arbitrary pha<br>1 = Fixed phase                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | LS Serdes TXBCLK phase control<br>se (Default 1'b0)                                                                                                                                                                                                                                                                                      | -  |
| 30.7.2                           | LS_RX_ENTX CFGTX[0]<br>(RXG)<br>LS_RX_RATE [1:0]<br>CFGTX[6:5]<br>(RXG) |                             | receiver channel i<br>LOW or when reg<br>automatically disa<br>and 1 are automatic<br>channel.<br>0 = Disables LS s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Table control on receive channel. LS Serdes per lane on<br>s automatically disabled when PD_TRXx_N is asserted<br>gister bit 30.1.15 is set HIGH. Lanes 3 and 2 are<br>abled when in 2ln 10G mode on receive channel. Lanes 3, 2<br>ically disabled when in 1ln 10G or 1G-KX mode on receive<br>erdes lane<br>erdes lane (Default 1'b1)  |    |
| 30.7.1:0                         |                                                                         |                             | LS_RX_RATE [1:0]<br>CFGTX[6:5] LS_RX_RATE [1:0]<br>LS_RX_RATE [1:0]<br>LS_RX_RATE [1:0]<br>LS_RX_RATE [1:0]<br>LS_RX_RATE [1:0]<br>LS_RX_RATE [1:0]<br>CFGTX[6:5]<br>LS_RX_RATE [1:0]<br>LS_RX_RATE [1:0]<br>CFGTX[6:5]<br>LS_RX_RATE [1:0]<br>CFGTX[6:5]<br>LS_RX_RATE [1:0]<br>LS_RX_RATE [1:0]<br>CFGTX[6:5]<br>LS_RX_RATE [1:0]<br>CFGTX[6:5]<br>CS_RX_RATE [1:0]<br>CFGTX[6:5]<br>CS_RX_RATE [1:0]<br>CS_RX_RATE [1:0]<br>C |                                                                                                                                                                                                                                                                                                                                          |    |





| Value      | AC Mode                    |
|------------|----------------------------|
| 30.7.14:12 | Typical Amplitude (mVdfpp) |
| 000        | 190                        |
| 001        | 380                        |
| 010        | 560                        |
| 011        | 710                        |
| 100        | 850                        |
| 101        | 950                        |
| 110        | 1010                       |
| 111        | 1050                       |

### Table 17: LSRX Output AC mode output swing control

#### Table 18: LSRX Output De-emphasis

| 30.7.7:4 |          |             |       | 30.7.7:4 |             |
|----------|----------|-------------|-------|----------|-------------|
| Value    | Amplitud | e reduction | Value | Amplitud | e reduction |
|          | (%)      | dB          | I     | (%)      | dB          |
| 0000     | 0        | 0           | 1000  | 38.08    | -4.16       |
| 0001     | 4.76     | -0.42       | 1001  | 42.85    | -4.86       |
| 0010     | 9.52     | -0.87       | 1010  | 47.61    | -5.61       |
| 0011     | 14.28    | -1.34       | 1011  | 52.38    | -6.44       |
| 0100     | 19.04    | -1.83       | 1100  | 57.14    | -7.35       |
| 0101     | 23.8     | -2.36       | 1101  | 61.9     | -8.38       |
| 0110     | 28.56    | -2.92       | 1110  | 66.66    | -9.54       |
| 0111     | 33.32    | -3.52       | 1111  | 71.42    | -10.87      |

### Table 19: LS\_SERDES\_CONTROL\_3

| Device Address: 0x1E Register Add |                                                    | dress:0x0008 | Default: 0x000D                                                                                                                                                                                                                                                                                                                 |                                                          |        |
|-----------------------------------|----------------------------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--------|
| Bit(s)                            | N                                                  | ame          |                                                                                                                                                                                                                                                                                                                                 | Description                                              | Access |
| 30.8.15                           | LS_RX_INVPAIR <mark>CFGTX[7]</mark><br>(RXG)       |              | LS Serdes lane outputs polarity on the receive channel. (x = Channel A or B<br>or C or D, y = Lane 0 or 1 or 2 or 3)<br>0 = Normal polarity. OUTxyP considered positive data. OUTxyN considered<br>negative data (Default 1'b0)<br>1 = Inverted polarity. OUTxyP considered negative data. OUTxyN<br>considered positive data   |                                                          |        |
| 30.8.14                           | LS_TX_INVPAIR <mark>CFGRX[7]</mark><br>(RXG)       |              | LS Serdes lane inputs polarity on the transmit channel. (x = Channel A or B<br>or C or D, y = Lane 0 or 1 or 2 or 3)<br>0 = Normal polarity. INxyP considered positive data and INxyN considered<br>negative data (Default 1'b0)<br>1 = Inverted polarity. INxyP considered negative data and INxyP considered<br>positive data |                                                          |        |
| 30.8.13:12                        | RESERVED <mark>LS<br/>CFGRX[13:12]</mark><br>(RXG) |              | For TI use only (I<br>inputs<br>00 = Alignment di<br>01 = Comma align<br>10 = Alignment jo<br>11 = Reserved                                                                                                                                                                                                                     | nment enabled                                            |        |
| 30.8.11:8                         | LS_EQ[3:0] CF<br>(RXG)                             | GRX[22:19]   | LS Serdes Equaliz<br>Equalization                                                                                                                                                                                                                                                                                               | zation control (Default 4'b0000). Table 20: LS_EQ Serdes |        |
| 30.8.7                            | RESERVED<br>LS_ENOC CFC<br>(RXG)                   | GRX[23]      | For TI use only (I<br>LS Serdes Offset                                                                                                                                                                                                                                                                                          | Default 1'b0)<br>compensation control (Default 1'b0)     |        |





**Preliminary Datasheet Revision 0.8** 

|          |                          | For TI use only (Default 3'b000)                             |
|----------|--------------------------|--------------------------------------------------------------|
|          |                          | LS Serdes CDR control (Default 3'b000)                       |
|          |                          | $000 = 1^{\text{st}}$ Order. Threshold of 1                  |
|          | RESERVED                 | $001 = 1^{\text{st}}$ Order. Threshold of 17                 |
| 30.8.6:4 | LS_CDR[2:0] CFGRX[18:16] | $010 = 2^{nd}$ Order. High precision. Threshold of 1         |
|          | (RXG)                    | $011 = 2^{nd}$ Order. High precision. Threshold of 17        |
|          |                          | $100 = 1^{st}$ Order. Low precision. Threshold of 1          |
|          |                          | $101 = 2^{nd}$ Order. Low precision. Threshold of 17         |
|          |                          | 11x = Reserved                                               |
|          | RESERVED                 | For TI use only (Default 1'b1)                               |
| 30.8.3   | LS_TX_ENTEST CFGRX[1]    | LS Serdes test mode control on the transmit channel          |
| 50.0.5   | (RXG)                    | 0 = Normal operation                                         |
|          | (1110)                   | 1 = Enable test mode                                         |
|          | RESERVED                 | For TI use only (Default 1'b1)                               |
| 30.8.2   | LS RX ENTEST CFGTX[1]    | LS Serdes test mode control on the receive channel           |
| 201012   | (RXG)                    | 0 = Normal operation                                         |
|          | (htto)                   | 1 = Enable test mode                                         |
|          |                          | For TI use only (Default 2'b01) LS Serdes input termination  |
|          | RESERVED                 | 00 = Common point connected to VDDT (for AC coupled systems) |
| 30.8.1:0 | LS_TERM CFGRX[9:8]       | 01 = Common point set to 0.8 VDDT (for AC coupled systems)   |
|          | (RXG)                    | 10 = Reserved                                                |
|          |                          | 11 = Common point floating (for AC coupled systems)          |

### Table 20: LS\_EQ Serdes Equalization

| 30.   | 30.8.11:8        |           |       | .8.11:8          |           |
|-------|------------------|-----------|-------|------------------|-----------|
| Value | Low Freq<br>Gain | Zero Freq | Value | Low Freq<br>Gain | Zero Freq |
| 0000  | Maxi             | mum       | 1000  | Adaptive         | 365 MHz   |
| 0001  | Ada              | otive     | 1001  |                  | 275 MHz   |
| 0010  | Rese             | erved     | 1010  |                  | 195 MHz   |
| 0011  |                  |           | 1011  |                  | 140 MHz   |
| 0100  |                  |           | 1100  |                  | 105 MHz   |
| 0101  |                  |           | 1101  |                  | 75 MHz    |
| 0110  |                  |           | 1110  |                  | 55 MHz    |
| 0111  |                  |           | 1111  |                  | 50 MHz    |

### Table 21: HS\_OVERLAY\_CONTROL

| Device Add | ress: 0x1E                                   | Register Ad | dress:0x0009               | Default: 0x0380                                                                                   |        |
|------------|----------------------------------------------|-------------|----------------------------|---------------------------------------------------------------------------------------------------|--------|
| Bit(s)     | Ν                                            | ame         |                            | Description                                                                                       | Access |
| 30.9.15:14 | LS_OK_OUT_GATE[1:0]<br>(G)                   |             | 01 = Gating enabl          | ing control<br>bled (Default 2'b00)<br>ed. LS_OK_OUT gated to LOW<br>ed. LS_OK_OUT gated to HIGH  | RW     |
| 30.9.13:12 | LS_OK_IN_GATE[1:0]<br>(G)                    |             | 01 = Gating enabl          | g control<br>bled (Default 2'b00)<br>ed. LS_OK_IN gated to LOW<br>ed. LS_OK_IN gated to HIGH      |        |
| 30.9.11    | RESERVED<br>RESERVED_T<br>(RXG)              | BD          | For TI use only. (1<br>TBD | Default 1'b0)                                                                                     |        |
| 30.9.10    | RESERVED <mark>H</mark><br>CFGTX[1]<br>(RXG) | S_ENTXCKS   | 0 = HS serdes tran         | Default 1'b0)<br><u>HS_ENTX is LOW.</u><br>Ismitter is fully powered off<br>byte clock generation |        |





**Preliminary Datasheet Revision 0.8** 

| 30.9.9:8 | RESERVED <mark>HS_BUSWIDTH</mark><br><mark>CFGRX[9:8]</mark><br>(RXG) | For TI use only. (Default 2'b11)<br>HS TX/RX Buswidth control.<br>00 = 8-bit Operation. Valid during Auto Negotiation only.<br>01 = Reserved<br>10 = 16-bit Operation. Valid in 10GKR mode only.<br>11 = 20-bit Operation. Valid in 1GKX and 10G mode only.                                                  |
|----------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 30.9.7   | HS_LOS_MASK<br>(G)                                                    | <ul> <li>0 = HS Serdes LOS status is used to generate HS channel synchronization status. If HS Serdes indicates LOS, channel synchronization indicates synchronization is not achieved</li> <li>1 = HS Serdes LOS status is not used to generate HS channel synchronization status (Default 1'b1)</li> </ul> |
| 30.9.5   | HS_CH_SYNC_OVERLAY<br>(RXG)                                           | 0 = LOSx pin does not reflect receive channel loss of channel synchronization<br>status or loss of block lock (Default 1'b0)<br>1 = Allows channel loss of synchronization or loss of block lock to be<br>reflected on LOSx pin                                                                              |
| 30.9.4   | HS_INVALID_CODE_OVERL<br>AY<br>(RXG)                                  | 0 = LOSx pin does not reflect receive channel invalid code word error<br>(Default 1'b0)<br>1 = Allows invalid code word error to be reflected on LOSx pin                                                                                                                                                    |
| 30.9.3   | HS_AGCLOCK_OVERLAY<br>(RXG)                                           | 0 = LOSx pin does not reflect HS Serdes AGC unlock status (Default 1'b0)<br>1 = Allows HS Serdes AGC unlock status to be reflected on LOSx pin                                                                                                                                                               |
| 30.9.2   | HS_AZDONE_OVERLAY<br>(RXG)                                            | 0 = LOSx pin does not reflect HS Serdes auto zero calibration not done status<br>(Default 1'b0)<br>1 = Allows auto zero calibration not done status to be reflected on LOSx pin                                                                                                                              |
| 30.9.1   | HS_PLL_LOCK_OVERLAY<br>(RXG)                                          | 0 = LOSx pin does not reflect loss of HS Serdes PLL lock status (Default<br>1'b0)<br>1 = Allows HS Serdes loss of PLL lock status to be reflected on LOSx pin                                                                                                                                                |
| 30.9.0   | HS_LOS_OVERLAY<br>(RXG)                                               | 0 = LOSx pin does not reflect HS Serdes Loss of signal condition (Default<br>1'b0)<br>1 = Allows HS Serdes Loss of signal condition to be reflected on LOSx pin                                                                                                                                              |

### Table 22: LS\_OVERLAY\_CONTROL

| Device Address: 0x1E Register Add |                                              | dress:0x000A | Default: 0x4000                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                               |        |
|-----------------------------------|----------------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                            | N                                            | ame          |                                                                                                                                                                                                                                                                                                                          | Description                                                                                                                                                                                                   | Access |
| 30.10.15:14                       | RESERVED<br>LAM_SEQ_REPEAT[1:0]<br>(G)       |              | For TI use only (Default 2'b01)<br>LAM Sequence repeat control<br>00 = LAM sequence repeated 2 times<br>01 = LAM sequence repeated 4 times<br>10 = LAM sequence repeated 8 times<br>11 = LAM sequence repeated 16 times                                                                                                  |                                                                                                                                                                                                               | RW     |
| 30.10.13                          | RESERVED<br>(RXG)                            |              | For TI use only (I                                                                                                                                                                                                                                                                                                       | Default 1'b0)                                                                                                                                                                                                 |        |
| 30.10.12                          | LS_PLL_LOCK_OVERLAY<br>(RXG)                 |              | 1'b0)                                                                                                                                                                                                                                                                                                                    | es not reflect loss of LS SERDES PLL lock status (Default<br>ERDES loss of PLL lock status to be reflected on LOSx pin                                                                                        |        |
| 30.10.11:8                        | LS_CH_SYNC_OVERLAY_L<br>N[3:0]<br>(RXG)      |              | [1] Corresponds t<br>0 = LOSx pin doe<br>condition (Defaul                                                                                                                                                                                                                                                               | o Lane 3, [2] Corresponds to Lane 2<br>o Lane 1, [0] Corresponds to Lane 0<br>es not reflect LS Serdes lane loss of synchronization<br>t 1'b0)<br>rdes lane loss of synchronization condition to be reflected |        |
| 30.10.7:4                         | LS_INVALID_CODE_OVERL<br>AY_LN[3:0]<br>(RXG) |              | <ul> <li>[3] Corresponds to Lane 3, [2] Corresponds to Lane 2</li> <li>[1] Corresponds to Lane 1, [0] Corresponds to Lane 0</li> <li>0 = LOSx pin does not reflect LS Serdes lane invalid code condition (Default 1'b0)</li> <li>1 = Allows LS serdes lane invalid code condition to be reflected on LOSx pin</li> </ul> |                                                                                                                                                                                                               |        |





| 30.10.3:0       LS_LOS_OVERLAY_LN[3:0]<br>(RXG)       [3] Corresponds to Lane 3, [2] Corresponds to Lane 2<br>[1] Corresponds to Lane 1, [0] Corresponds to Lane 0<br>Lanes 1/2/3 are not applicable in 1GKX mode<br>0 = LOSx pin does not reflect LS Serdes lane Loss of signal condition<br>(Default 1'b0)<br>1 = Allows LS serdes lane Loss of signal condition to be reflected on LOSx<br>pin | 30.10.3:0 |  | <ul> <li>[1] Corresponds to Lane 1, [0] Corresponds to Lane 0</li> <li>Lanes 1/2/3 are not applicable in 1GKX mode</li> <li>0 = LOSx pin does not reflect LS Serdes lane Loss of signal condition</li> <li>(Default 1'b0)</li> <li>1 = Allows LS serdes lane Loss of signal condition to be reflected on LOSx</li> </ul> |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|

### Table 23: LOOPBACK\_TP\_CONTROL

| Device Address: 0x1E Register Ad |                                 | dress:0x000B | Default: 0x0D10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                       |        |
|----------------------------------|---------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                           | N                               | ame          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Description                                                                                                                                                                                                                                                                                           | Access |
| 30.11.15:14                      | RESERVED<br>HS_SERDES_<br>(RXG) | [P_SEL[1:0]  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                       | RW     |
| 30.11.13                         | HS_TP_GEN_I<br>(RXG)            | EN           | 0 = Normal opera                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | tion (Default 1'b0)<br>pattern generation selected by bits 30.11.10:8 <mark>or</mark>                                                                                                                                                                                                                 |        |
| 30.11.12                         | HS_TP_VERIF<br>(RXG)            | Y_EN         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | tion (Default 1'b0)<br>pattern verification selected by bits 30.11.10:8 or                                                                                                                                                                                                                            |        |
| 30.11.11                         | LS_TEST_PAT<br>(RXG)            | T_SEL[2]     | See selection in 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0.11.5:4                                                                                                                                                                                                                                                                                              |        |
| 30.11.10:8                       | HS_TEST_PATT_SEL[2:0]<br>(RXG)  |              | information.<br>H/L/M/CRPAT v<br>000 = High Freque<br>001 = Low Freque<br>010 = Mixed Freque<br>010 = Mixed Freque<br>011 = CRPAT Lo<br>100 = CRPAT Sh<br>PRBS pattern valit<br>101 = $2^7 - 1$ PRBS<br>110 = $2^{23} - 1$ PRBS<br>111 = $2^{31} -$ | ency Test Pattern<br>juency Test Pattern<br>ng<br>ort<br>id in 1GKX/10G/10GKR modes.<br>S pattern (Default 3'b101)<br>S pattern<br>S pattern<br>cked by reading HS_ERROR_COUNT register<br>pattern generation and verification, please refer to Register<br>SERDES_TP_SEL[1:0] (30.11.15:14) is 2'b00 |        |
| 30.11.7                          | LS_TP_GEN_E<br>(RXG)            | EN           | 0 = Normal operation (Default 1'b0)<br>1 = Activates test pattern generation selected by bits {30.11.11, 30.11.5:4} on<br>the LS side<br>Requires setting of LS_RX_ENTEST (30.8.2) for desired lane on the LS side<br>in case of PRBS pattern                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                       |        |
| 30.11.6                          | LS_TP_VERIF<br>(RXG)            | Y_EN         | 0 = Normal opera<br>1 = Activates PRI<br>{30.11.11, 30.11.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | tion (Default 1'b0)<br>3S/CRPAT test pattern verification selected by bits<br>5:4} on the LS side Requires setting of LS_TX_ENTEST<br>ed lane on the LS side in case of PRBS pattern                                                                                                                  |        |





**Preliminary Datasheet Revision 0.8** 

| 30.11.5:4 | LS_TEST_PATT_SEL[1:0]<br>(RXG)                    | procedures section for more information. LS_TEST_PATT_SEL[2] is<br>30.11.11<br>000 = High Frequency Test Pattern<br>001 = Low Frequency Test Pattern<br>010 = Mixed Frequency Test Pattern<br>011 = CRPAT Long (In 1GKX mode only)<br>100 = CRPAT Short (In 1GKX mode only)<br>$101 = 2^7 - 1 PRBS pattern (Default 3'b101)$<br>$110 = 2^{23} - 1 PRBS pattern$<br>$111 = 2^{31} - 1 PRBS pattern$          |  |
|-----------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|           |                                                   | For XAUI standard test pattern generation and verification in KR mode,<br>please refer register 1.32770 and 1.32771                                                                                                                                                                                                                                                                                         |  |
| 30.11.3   | DEEP_REMOTE_LPBK<br>TESTCFG[6]<br>(RXG)           | 0 = Normal functional mode (Default 1'b0)<br>1 = Enable deep remote loopback mode<br>Requires setting of LS_TX_ENTEST (30.8.3) and LS_RX_ENTEST (30.8.2)<br>for desired lane on the LS side                                                                                                                                                                                                                 |  |
| 30.11.2   | RESERVED<br><mark>PAD_REMOTE_LPBK</mark><br>(RXG) | For TI use only (Default 1'b0) Loopback control. Works in conjunction with<br>DEEP_REMOTE_LPBK. Requires setting of LS_TX_ENTEST (30.8.3) and<br>LS_RX_ENTEST (30.8.2) for desired lane on the LS side<br>{30.11.3, 30.11.2}<br>00 = Loopback Disabled<br>01 = Inner loopback with CML drive disabled<br>10 = Inner loopback with CML driver enabled / Deep remote loopback<br>enabled<br>11 = Pad loopback |  |
| 30.11.1   | DEEP_LOCAL_LPBK<br>(RXG)                          | 0 = Normal functional mode (Default 1'b0)<br>1 = Enable deep local loopback mode                                                                                                                                                                                                                                                                                                                            |  |
| 30.11.0   | SHALLOW_LOCAL_LPBK<br>(RXG)                       | 0 = Normal functional mode (Default 1'b0)<br>1 = Enable shallow local loopback mode                                                                                                                                                                                                                                                                                                                         |  |

### Table 24: LS\_CONFIG\_CONTROL

| Device Address: 0x1E Register Add |                                        | dress:0x000C | Default: 0x0330                                                                       |                                                                                                                                              |        |
|-----------------------------------|----------------------------------------|--------------|---------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                            | Nai                                    | me           |                                                                                       | Description                                                                                                                                  | Access |
| 30.12.15                          | RESERVED<br>KR_ALIGN_COE<br>(R)        | DE_OVERIDE   | character for lane                                                                    | JKR mode only.<br>LS side operates normally as per XAUI standard. Uses /A/<br>alignment<br>s specified in VS_10G_ALIGN_ACODE_P/N instead /A/ |        |
| 30.12.14                          | RESERVED<br>LS_LN_ALIGN_BYPASS<br>(RG) |              | For TI use only. ()<br>0 = Lane align on<br>1 = Bypass lane align                     | LS side operates normally(Default 1'b0)                                                                                                      |        |
| 30.12.13:12                       | LS_STATUS_CFG[1:0]<br>(RG)             |              | Selects selected la<br>00 = Lane 0 (Defa<br>01 = Lane 1<br>10 = Lane 2<br>11 = Lane 3 | ane status to be reflected in LS_STATUS_1 register 0x15<br>nult 2'b00)                                                                       | RW     |
| 30.12.9:8                         | RESERVED<br>LAS_LA_COL_CFG[1:0]<br>(G) |              | For TI use only. (1<br>Minimum distance<br>00 = 8<br>01 = 16<br>1x = 24(Default 2     | e between align character in Lane alignment slave                                                                                            |        |
| 30.12.7:6                         | RESERVED<br>HS_FINAL_CDR<br>(RXG)      | FMULT[1:0]   | For TI use only<br>Final HS Serdes C                                                  | CDRFMULT value.                                                                                                                              | RO     |





#### **Preliminary Datasheet Revision 0.8**

| 30.12.5   | LS_LOS_MASK<br>(G)                        | 0 = LS Serdes LOS status of enabled lanes is used to generate link status<br>1 = LS Serdes LOS status of enabled lanes is not used to generate link status<br>(Default 1'b1) | RW    |
|-----------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 30.12.4   | LS_PLL_LOCK_MASK<br>(G)                   | 0 = LS Serdes PLL Lock status is used to generate link status<br>1 = LS Serdes PLL Lock status is not used to generate link status (Default<br>1'b1)                         | KW    |
| 30.12.2   | FORCE_LM_REALIGN<br>(G)                   | 0 = Normal operation (Default 1'b0)<br>1 = Force lane realignment in Link status monitor                                                                                     | RW/SC |
| 30.12.1:0 | RESERVED<br>HS_FINAL_CDRTHR[1:0]<br>(RXG) | For TI use only<br>Final HS Serdes CDRTHR value.                                                                                                                             | RO    |

### Table 25: CLK\_CONTROL

| Device A | Device Address: 0x1E Register Add              |       | dress:0x000D                   | Default: 0x2F80                                                                                                                                                                           |        |
|----------|------------------------------------------------|-------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)   | Nat                                            | me    |                                | Description                                                                                                                                                                               | Access |
| 30.13.13 | CLKOUT_EN<br>(RXG)                             |       |                                | ole.<br>UTx_P/N output to a fixed value.<br>DUTx_P/N output to toggle normally (Default 1'b1)                                                                                             | RW     |
| 30.13.12 | CLKOUT_POWE<br>(RXG)                           | RDOWN |                                | tion (Default 1'b0)<br>UTTx_P/N Power Down.                                                                                                                                               |        |
| 30.13.11 | RESERVERD<br><mark>ADST_CLK_EN</mark><br>(RXG) |       | 0 = Disable clock<br>direction | he regions after data switch regions on transmit direction.<br>for the regions after data switch regions on transmit<br>for the regions after data switch regions on transmit<br>1'b1)    |        |
| 30.13.10 | RESERVERD<br>BDST_CLK_EN<br>(RXG)              |       | 0 = Disable clock<br>direction | he regions before data switch regions on transmit direction.<br>for the regions before data switch regions on transmit<br>for the regions before data switch regions on transmit<br>1'b1) |        |
| 30.13.9  | RESERVERD<br><mark>ADSR_CLK_EN</mark><br>(RXG) |       | 0 = Disable clock<br>direction | he regions after data switch regions on receive direction.<br>for the regions after data switch regions on receive<br>for the regions after data switch regions on receive direction      |        |
| 30.13.8  | RESERVERD<br><mark>BDSR_CLK_EN</mark><br>(RXG) |       | 0 = Disable clock<br>direction | he regions before data switch regions on receive direction.<br>for the regions before data switch regions on receive<br>for the regions before data switch regions on receive<br>1'b1)    |        |





|           |                          | Preliminary Datasneet Revisio                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 30.13.7:4 | CLKOUT_DIV[3:0]<br>(RXG) | Output clock divide setting. This value is used to divide selected clock         (Selected using CLKOUT_SEL) before giving it out onto respective channel         CLKOUTx_P/N.         0000 = Divide by 1         0001 = Divide by 2 RESERVED         0010 = Divide by 4 RESERVED         0011 = Divide by 5 RESERVED         0101 = Divide by 4 RESERVED         0101 = Divide by 4 RESERVED         0111 = Divide by 4 RESERVED         0111 = Divide by 10 RESERVED         1000 = Divide by 4 (Default 4'b1000)         1001 = Divide by 16         1011 = Divide by 10         1010 = Divide by 10         1110 = Divide by 5         1101 = Divide by 10         1110 = Divide by 20         1110 = Divide by 20         1111 = Divide by 20 |
| 30.13.3:0 | CLKOUT_SEL[3:0]<br>(RXG) | Output clock select. Selected Recovered clock sent out on CLKOUTxP/Npins (Default 4'b000)00x0 = Selects Ch A HS recovered byte clock as output clock00x1 = Selects Ch A HS transmit byte clock as output clock01x = Selects Ch A HSRX VCO divide by 4 clock as output clock0110 = Selects Ch A LS recovered byte clock as output clock0111 = Selects Ch A LS transmit byte clock as output clock111 = Selects Ch B HS recovered byte clock as output clock10x1 = Selects Ch B HS transmit byte clock as output clock                                                                                                                                                                                                                               |

### Table 26: RESET\_CONTROL

110x = Selects Ch B HSRX VCO divide by 4 clock as output clock 1110 = Selects Ch B LS recovered byte clock as output clock 1111 = Selects Ch B LS transmit byte clock as output clock

| Device Address: 0x1E Register Ad |                                              | Register Add | lress:0x000E                                                                                                                                                                        | Default: 0x0000                                                                                                                 |                                      |
|----------------------------------|----------------------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|
| Bit(s)                           | Nat                                          | me           |                                                                                                                                                                                     | Description                                                                                                                     | Access                               |
| 30.14.7                          | RESERVED<br>ADST_RESET<br>(RXG)              |              | For TI use only.<br>Software datapath reset for the regions after data switch regions on transmit<br>direction,<br>0 = Normal operation. (Default 1'b0)<br>1 = Resets ADST portion. |                                                                                                                                 |                                      |
| 30.14.6                          | RESERVED<br>BDST_RESET<br>(RXG)              |              | For TI use only.<br>Software datapath reset for the regions before data switch regions on transmit direction.<br>0 = Normal operation. (Default 1'b0)<br>1 = Resets BDST portion.   |                                                                                                                                 | RW <mark>/</mark><br>SC <sup>3</sup> |
| 30.14.5                          | RESERVED<br>ADSR_RESET<br>(RXG)              |              | For TI use only.<br>Software datapath reset for the regions after data switch regions on receive<br>direction.<br>0 = Normal operation. (Default 1'b0)<br>1 = Resets ADSR portion.  |                                                                                                                                 | SC <sup>-</sup>                      |
| 30.14.4                          | RESERVED<br><mark>BDSR_RESET</mark><br>(RXG) |              | direction.                                                                                                                                                                          | <ul> <li>reset for the regions before data switch regions on receive</li> <li>tion. (Default 1'b0)</li> <li>portion.</li> </ul> |                                      |

<sup>3</sup> After reset bit is set to one, it automatically sets itself back to zero on the next MDC clock cycle.





| 30.14.3 | DATAPATH_RESET<br>(RXG) | Channel datapath reset control. Required once the desired functional mode is<br>configured.<br>0 = Normal operation. (Default 1'b0)<br>1 = Resets channel logic excluding MDIO registers. (Resets both Tx and Rx<br>datapath) |                       |
|---------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 30.14.2 | TXFIFO_RESET<br>(G)     | Transmit FIFO reset control. Applicable in 10G mode only. Not required in<br>10GKR mode as 10GKR FIFO is self centering.<br>0 = Normal operation. (Default 1'b0)<br>1 = Resets transmit datapath FIFO.                        | RW<br>SC <sup>4</sup> |
| 30.14.1 | RXFIFO_RESET<br>(G)     | Receive FIFO reset control. Applicable in 10G mode only. Not required in<br>10GKR mode as 10GKR FIFO is self centering.<br>0 = Normal operation. (Default 1'b0)<br>1 = Resets receive datapath FIFO.                          |                       |

### Table 27: CHANNEL\_STATUS\_1

| Device Address: 0x1E R |                                 | Register A               | Address:0x000F                                                                          | Default: 0x0000                                                                                                                                                                                                                         |       |  |
|------------------------|---------------------------------|--------------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--|
| Bit(s)                 | Na                              | ame                      |                                                                                         | Description                                                                                                                                                                                                                             |       |  |
| 30.15.15               | HS_TP_STATU<br>(XG)             | JS                       | 10G/1GKX mode<br>1 = Alignment ha<br>errors are reflected                               | s for High/Low/Mixed/CRPAT test patterns. Valid in<br>es.<br>as achieved and correct pattern has been received. Any bit<br>d in HS_ERROR_COUNTER register (0x10)<br>s not been determined                                               | RO    |  |
| 30.15.14               | LS_ALIGN_ST<br>(RXG)            | LS_ALIGN_STATUS<br>(RXG) |                                                                                         | Lane alignment status<br>In 1GKX mode, this bit reflects test pattern sync status for 1GKX<br>High/Low/Mixed/CRPAT test patterns.<br>1 = Lane alignment is achieved on the LS side<br>0 = Lane alignment is not achieved on the LS side |       |  |
| 30.15.13               | HS_LOS<br>(RXG)                 |                          |                                                                                         | Loss of Signal Indicator.<br>When high, indicates that a loss of signal condition is detected on HS serial receive inputs                                                                                                               |       |  |
| 30.15.12               | HS_AZ_DONE<br>(RXG)             |                          | Auto zero complete indicator.<br>When high, indicates auto zero calibration is complete |                                                                                                                                                                                                                                         |       |  |
| 30.15.11               | HS_AGC_LOC<br>(RXG)             | HS_AGC_LOCKED<br>(RXG)   |                                                                                         | Adaptive gain control loop lock indicator.<br>When high, indicates AGC loop is in locked state                                                                                                                                          |       |  |
| 30.15.10               | HS_CHANNEI<br>(RXG)             | HS_CHANNEL_SYNC<br>(RXG) |                                                                                         | Channel synchronization status indicator.<br>When high, indicates channel synchronization has achieved                                                                                                                                  |       |  |
| 30.15.9                | RESERVED<br>HS_ENCODE_<br>(RXG) | INVALID                  | High//Low/Mixed                                                                         | der is enabled and during<br>d/CRPAT test pattern generation,<br>ates encoder received an invalid control word.                                                                                                                         | RO/LH |  |
| 30.15.8                | HS_DECODE_INVALID<br>(RXG)      |                          | Valid when deco<br>When high, indic<br>disparity error. In                              | der is enabled and during CRPAT test pattern verification.<br>ates decoder received an invalid code word, or a 8b/10b<br>functional mode, number of DECODE_INVALID errors<br>S_ERROR_COUNTER register (0x10)                            |       |  |
| 30.15.7                | TX_FIFO_UNDERFLOW<br>(RG)       |                          |                                                                                         | 1GKX mode. When high, indicates underflow has occurred tapath (CTC) FIFO.                                                                                                                                                               |       |  |
| 30.15.6                | TX_FIFO_OVE<br>(RXG)            | ERFLOW                   |                                                                                         | GKR and 10G modes indicates overflow has occurred in the (CTC) FIFO. In 1GKX mode, indicates transmit FIFO is                                                                                                                           |       |  |

<sup>4</sup> After reset bit is set to one, it automatically sets itself back to zero on the next MDC clock cycle.





| 30.15.5 | RX_FIFO_UNDERFLOW<br>(RG) | Not applicable in 1GKX mode. When high, indicates underflow has occurred in the receive datapath (CTC) FIFO.                                                                                                                                       |       |
|---------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 30.15.4 | RX_FIFO_OVERFLOW<br>(RXG) | When high, in 10GKR and 10G modes indicates overflow has occurred in the receive datapath (CTC) FIFO. In 1GKX mode, indicates receive FIFO is reset.                                                                                               | -     |
| 30.15.3 | RX_LS_OK<br>(G)           | Receive link status indicator from system side. Applicable in 10G mode only<br>When high, indicates receive link status is achieved on the system side<br>Mapped to input pin invert of LS_OK_IN_x of respective channel                           |       |
| 30.15.2 | TX_LS_OK<br>(G)           | Link status indicator from Lane alignment/Link training slave inside<br>TLK10232<br>When high, indicates 10G Link align achieved sync and alignment<br>Inverted Raw status signal sent out through output pin LS_OK_OUT_x of<br>respective channel | RO/LL |
| 30.15.1 | LS_PLL_LOCK<br>(RXG)      | LS Serdes PLL lock indicator<br>When high, indicates LS Serdes PLL achieved lock to the selected incoming<br>REFCLK0/1_P/N                                                                                                                         |       |
| 30.15.0 | HS_PLL_LOCK<br>(RXG)      | HS Serdes PLL lock indicator<br>When high, indicates HS Serdes PLL achieved lock to the selected incoming<br>REFCLK0/1_P/N                                                                                                                         |       |

### Table 28: HS\_ERROR\_COUNTER

| Device Address: 0x1E Register |                     | Register Ad | dress:0x0010 Default: 0xFFFD                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                  |     |
|-------------------------------|---------------------|-------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Bit(s)                        | N                   | lame        |                                                                                                                            | Description                                                                                                                                                                                                                                                                                                                                                                                      |     |
| 30.16.15:0                    | HS_ERR_COU<br>(RXG) | 'NT[15:0]   | (includes disparity<br>register also clear<br>In 10GKR mode,<br>In HS test pattern<br>test pattern selecto<br>When PRBS_EN | e, this counter reflects number of invalid code words<br>y errors) received by decoder. In 10GKR mode, reading this<br>s value in 3.33.7:0.<br>default value for this register is 16'h0000.<br>verification mode, this counter reflects error count for the<br>ed through 30.11.10:8<br>pin is set, this counter reflects error count for selected<br>unter value cleared to 16'h0000 when read. | COR |

### Table 29: LS\_LN0\_ERROR\_COUNTER

| Device Address: 0x1E Re |                      | Register Ad  | dress:0x0011                                                                                                 | Default: 0xFFFD                                                                                                                                                                                                                                                                                                                                                |        |
|-------------------------|----------------------|--------------|--------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                  | N                    | ame          |                                                                                                              | Description                                                                                                                                                                                                                                                                                                                                                    | Access |
| 30.17.15:0              | LS_LN0_ERR_<br>(RXG) | _COUNT[15:0] | code words (inclu<br>In 10G functional<br>(includes disparity<br>In LS test pattern<br>test pattern selected | nter<br>f functional modes, this counter reflects number of invalid<br>ides disparity errors) received by decoder<br>mode, this counter reflects number of invalid code words<br>y errors) received by decoder in lane alignment slave.<br>verification mode, this counter reflects error count for the<br>ed through 30.11.5:4<br>ared to 16'h0000 when read. | COR    |

### Table 30: LS\_LN1\_ERROR\_COUNTER

| Device Address: 0x1E Register Add |      | dress:0x0012 | Default: 0xFFFD |             |        |
|-----------------------------------|------|--------------|-----------------|-------------|--------|
| Bit(s)                            | Name |              |                 | Description | Access |





| -                                                                                                                                                       |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                                                                                                         |  |
| Lane 1 Error counter<br>In 10GKR functional mode, this counter reflects number of invalid code<br>words (includes disparity errors) received by decoder |  |

| 30.18.15:0 | LS_LN1_ERR_COUNT[15:0]<br>(RG) | In 10GKR functional mode, this counter reflects number of invalid code<br>words (includes disparity errors) received by decoder<br>In 10G functional mode, this counter reflects number of invalid code words<br>(includes disparity errors) received by decoder in lane alignment slave.<br>In LS test pattern verification mode, this counter reflects error count for the<br>test pattern selected through 30.11.5:4<br>Counter value cleared to 16'h0000 when read. | COR |
|------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|

### Table 31: LS\_LN2\_ERROR\_COUNTER

| Device Address: 0x1E Regist |                     | Register Ad  | ldress:0x0013 Default: 0xFFFD                                                                                |                                                                                                                                                                                                                                                                                                                                                      |        |
|-----------------------------|---------------------|--------------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                      | N                   | ame          |                                                                                                              | Description                                                                                                                                                                                                                                                                                                                                          | Access |
| 30.19.15:0                  | LS_LN2_ERR_<br>(RG) | _COUNT[15:0] | words (includes d<br>In 10G functional<br>(includes disparity<br>In LS test pattern<br>test pattern selected | nter<br>onal mode, this counter reflects number of invalid code<br>isparity errors) received by decoder<br>mode, this counter reflects number of invalid code words<br>y errors) received by decoder in lane alignment slave.<br>verification mode, this counter reflects error count for the<br>ed through 30.11.5:4<br>ared to 16'h0000 when read. | COR    |

### Table 32: LS\_LN3\_ERROR\_COUNTER

| Device Address: 0x1E Register Add |                                                          | dress:0x0014 | Default: 0xFFFD                                                                                               |                                                                                                                                                                                                                                                                                                                                                     |        |
|-----------------------------------|----------------------------------------------------------|--------------|---------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                            | N                                                        | ame          | Description                                                                                                   |                                                                                                                                                                                                                                                                                                                                                     | Access |
| 30.20.15:0                        | LS_LN3_ERR_COUNT[15:0]<br>(RG)<br>LS_LN3_ERR_COUNT[15:0] |              | words (includes d<br>In 10G functional<br>(includes disparity<br>n LS test pattern v<br>test pattern selected | nter<br>nal mode, this counter reflects number of invalid code<br>isparity errors) received by decoder<br>mode, this counter reflects number of invalid code words<br>y errors) received by decoder in lane alignment slave.<br>verification mode, this counter reflects error count for the<br>ed through 30.11.5:4<br>ared to 16'h0000 when read. | COR    |

### Table 33: LS\_STATUS\_1

| Device Add  | ress: 0x1E                      | Dx1E         Register Address:0x0015         Default: 0x0000 |                                                                          | Register Address:0x0015 |        | dress:0x0015 Default: 0x0000 |  |
|-------------|---------------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------|--------|------------------------------|--|
| Bit(s)      | N                               | lame                                                         |                                                                          | Description             | Access |                              |  |
| 30.21.15    | RESERVED<br>LAM_ ALIGN<br>(G)   | _SEQ_ST                                                      | For TI use only.<br>LAM Lane align<br>0 = Sending nor<br>1 = Sending lan | RO                      |        |                              |  |
| 30.21.14:12 | RESERVED<br>LS_LN_ALIGN<br>(RG) | N_STATE[2:0]                                                 | For TI use only.<br>LS Lane alignm                                       |                         | RO     |                              |  |
| 30.21.11    | LS_INVALID_<br>(RXG)            | DECODE                                                       | LS Invalid deco<br>LS_STATUS_C<br>also be monitore                       | RO/LH                   |        |                              |  |
| 30.21.10    | LS_LOS<br>(RXG)                 |                                                              | Loss of Signal I<br>When high, indi<br>receive inputs for<br>LS_STATUS_C | RO/LH                   |        |                              |  |





#### LS Lane alignment FIFO error status LS\_LN\_ALIGN\_FIFO\_ERR 30.21.9 1 = Lane alignment FIFO on LS side has error RO/LH (RG) 0 = Lane alignment FIFO on LS side has no error LS\_CH\_SYNC\_STATUS LS Channel sync status for selected lane. Lane can be selected through 30.21.8 RO/LL LS\_STATUS\_CFG[1:0] (Register 30.12) (RXG) For TI use only. LS Channel sync state for selected lane. Lane can be selected through RESERVED LS\_STATUS\_CFG[1:0] (Register 30.12). In 10GKR and 10G modes, [6:4] reflects 3 bit LS sync state. 30.21.7:4 LS\_CH\_SYNC\_STATE[3:0] RO (RXG) In 1GKX mode, [7:4] reflects 4 bit LS sync state. [7] always reads 0 in 10GKR and 10G modes. Channel synchronization pointer on LS side. Required for latency LS\_CHSYNC\_ROT[3:0] measurement function. See Latency Measurement function section for more RO 30.21.3:0 (RXG) details.

### Table 34: HS\_STATUS\_1

| Device Address: 0x1E Register A |                                          | Register Ad | dress:0x0016                                                                                    | lress:0x0016 Default: 0x0000                                                                                                                                                                                                                                                                                      |         |  |
|---------------------------------|------------------------------------------|-------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|
| Bit(s)                          | Nar                                      | ne          |                                                                                                 | Description                                                                                                                                                                                                                                                                                                       | Access  |  |
| 30.22.15                        | RESERVED<br>LS_PLL_LOCK_F<br>(RXG)       | ł           | from LS serdes.<br>When high, indica<br>REFCLK0/1_P/N                                           | ck indicator. This is raw PLL LOCK status signal coming ates LS Serdes PLL achieved lock to the selected incoming                                                                                                                                                                                                 | - RO    |  |
| 30.22.14                        | RESERVED<br>HS_PLL_LOCK_I<br>(RXG)       | 2           | from HS serdes.                                                                                 | tek indicator. This is raw PLL LOCK status signal coming ates HS Serdes PLL achieved lock to the selected incoming                                                                                                                                                                                                | - KU    |  |
| 30.22.13                        | RESERVED<br>LS_PLL_LOCK_S<br>(RXG)       | SYNC_LL     | version of raw PL                                                                               | ck indicator. This LL signal is generated from sync'ed<br>L LOCK status signal coming from LS serdes.<br>ates LS Serdes PLL achieved lock to the selected incoming                                                                                                                                                | - RO/LL |  |
| 30.22.12                        | RESERVED<br>HS_PLL_LOCK_SYNC_LL<br>(RXG) |             | For TI use only.<br>HS Serdes PLL lo<br>version of raw PL<br>When high, indica<br>REFCLK0/1_P/N | KU/LL                                                                                                                                                                                                                                                                                                             |         |  |
| 30.22.8                         | RESERVED<br>RM_IDLE_COL_FOUND<br>(G)     |             | For TI use only.<br>Applicable in 100<br>When HIGH, ind<br>write side.                          | mode only.<br>cates 10g rate match FIFO has found IDLE column on its                                                                                                                                                                                                                                              | RO/LH   |  |
| 30.22.7                         | RESERVED<br>HS_CH_SYNC_S'<br>(X)         | TATE[3]     |                                                                                                 | 7] reflects bit 4 of HS sync state.<br>10GKR and 10G modes.                                                                                                                                                                                                                                                       | RO      |  |
| 30.22.6:4                       | HS_KR_CH_SYN<br>HS_CH_SYNC_S'<br>(RXG)   |             | latency measurem<br>more details.<br>In 10GKR mode,<br>Channel synchror<br>In 10G mode, [6:4    | ization pointer on HS side in 10GKR mode. Required for<br>ent function. See Latency Measurement function section for<br>[6:4] reflects 3 MSB's of 7 bit HS sync rotation.<br>ization state on HS side in 1GKX and 10G modes.<br>4] reflects 3 bit HS sync state.<br>6:4] reflects 3 LSB's of 4 bit HS sync state. |         |  |





**Preliminary Datasheet Revision 0.8** 

| 30.22.3:0 | HS_KR_CH_SYNC_ROT[3:0]<br>(RXG) | Channel synchronization pointer on HS side. Required for latency<br>measurement function. See Latency Measurement function section for more<br>details.<br>In 10GKR mode, reflects 4 LSB's of 7 bit HS sync rotation.<br>In 10G and 1GKX modes, reflects 4 bit HS sync rotation. |  |
|-----------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|-----------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|

### Table 35: DST\_CONTROL\_1

| Device Address: 0x1E Register Ad |                                    | ldress:0x0017                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                          | Default: 0x2000                                                                                                                              |                                                                                                                                                       |    |
|----------------------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Bit(s)                           | Na                                 | me                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                          | Description                                                                                                                                  |                                                                                                                                                       |    |
| 30.23.15                         | RESERVED<br>(RXG)                  |                                                                                                                                                                                                                | For TI use only (D                                                                                                                                                                                                                                                                                       | Default 1'b0)                                                                                                                                |                                                                                                                                                       | RW |
| 30.23.14                         | RESERVED<br>(RXG)                  |                                                                                                                                                                                                                | For TI use only (D                                                                                                                                                                                                                                                                                       | Default 1'b0)                                                                                                                                |                                                                                                                                                       |    |
| 30.23.13                         | RESERVED<br>DST_FIFO_FLUS<br>(RXG) | SH_EN                                                                                                                                                                                                          | 0 = Normal operat                                                                                                                                                                                                                                                                                        | IFO flush through data sw<br>ion                                                                                                             |                                                                                                                                                       |    |
| 30.23.12                         | DST_PIN_SW_EI<br>(RXG)             | N                                                                                                                                                                                                              | switch. Requires s<br>PRTAD0_PIN_EN                                                                                                                                                                                                                                                                      | etting PRTAD0_PIN_EN<br>N_SEL to control applicab                                                                                            | I pin. Ignore MDIO software<br>to high and setting<br>ble channel Tx data switch.<br>software switch is used (Default                                 |    |
| 30.23.11:10                      | DST_PIN_SW_SRC_1[1:0]<br>(RXG)     |                                                                                                                                                                                                                | Applicable when top level pin (PRTAD0) is assigned to control transmit data-<br>switch source input and if PRTAD0 is HIGH.<br>00 = Select same channel LS input(Default 2'b00)<br>01 = Select same channel HS input<br>10 = Select alternate channel LS input<br>11 = Select alternate channel HS output |                                                                                                                                              |                                                                                                                                                       | -  |
| 30.23.9:8                        | DST_PIN_SW_SI<br>(RXG)             | Applicable when top level pin (PRTAD0) is assigned to control transmit data-<br>switch source input and if PRTAD0 is LOW.         DST_PIN_SW_SRC_0[1:0]       00 = Select same channel LS input(Default 2'b00) |                                                                                                                                                                                                                                                                                                          |                                                                                                                                              | _                                                                                                                                                     |    |
| 30.23.7                          | DST_OFF_SEL<br>(RX)                |                                                                                                                                                                                                                | Applicable only ir<br>condition (Default<br>DST_ON_SEL<br>1<br>0                                                                                                                                                                                                                                         | KR & KX modes. Select           1'b0)           KR           Local Fault           (0x0100009c)           IDLE           (0x07 on all lanes) | s data pattern to trigger ON KX Match DST_OFF_CHAR specified in 30.32811 IDLE (Either /I1/ or /I2/)                                                   |    |
| 30.23.6                          | DST_ON_SEL<br>(RX)                 |                                                                                                                                                                                                                | Applicable only ir<br>condition (Default<br>DST_OFF_SEL<br>1<br>0                                                                                                                                                                                                                                        |                                                                                                                                              | s data pattern to trigger OFF           KX           Match DST_ON_CHAR           specified in 30.32810           IDLE           (Either /I1/ or /I2/) |    |
| 30.23.5                          | DST_STUFF_SEI<br>(RX)              |                                                                                                                                                                                                                | Applicable only ir<br>during data switch<br>DST_STUFF_SE<br>1                                                                                                                                                                                                                                            | KR & KX modes. Select<br>ing(Default 1'b0)                                                                                                   | KX       /V/ Error propagation<br>(K30.7)                                                                                                             |    |





 30.23.4:0
 RESERVED
 For TI use only (Default 5'b00000)

 Manual data switch control.
 When DST\_FORCE\_SEL[4:0]

 (RXG)
 When DST\_FORCE\_SEL [4] is 1'b1, EN[3:0] value is equal to

 DST\_FORCE\_SEL [4:0]
 DST\_FORCE\_SEL [3:0]

 (RXG)
 When DST\_FORCE\_SEL [4] is 1'b0, EN[3:0] value is set through data-switch control logic

### Table 36: DST\_CONTROL\_2

| Device Ad   | ldress: 0x1E                      | Register Ad | dress:0x0018                                                                                                                                                                                                                                                                 |                                                                                                                                 | Default: 0x0C20                                                                                   |        |
|-------------|-----------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--------|
| Bit(s)      | Na                                | me          | Description                                                                                                                                                                                                                                                                  |                                                                                                                                 |                                                                                                   | Access |
| 30.24.15:14 | DST_DATA_SRC_SEL[1:0]<br>(RXG)    |             | Data selection for transmit data switch source input. Applicable when<br>DST_PIN_SW_EN is LOW.<br>00 = Select same channel LS input(Default 2'b00)<br>01 = Select same channel HS input<br>10 = Select alternate channel LS input<br>11 = Select alternate channel HS output |                                                                                                                                 |                                                                                                   |        |
| 30.24.13:12 | DST_DATA_SW_MODE[1:0]<br>(RXG)    |             | Selects condition t<br>(Default 2'b00)<br>00<br>01<br>10<br>11                                                                                                                                                                                                               | o trigger data switch for the solution<br>OFF condition<br>Wait for OFF trigger<br>Any data<br>Any data<br>Wait for OFF trigger | Selected ON/OFF condition. ON condition Wait for ON trigger Wait for ON trigger Any data Any data | RW     |
| 30.24.11:8  | RESERVED<br>DST_GAP[3:0]<br>(RXG) |             | For TI use only (D<br>Selects number of<br>Recommended pro<br>KR/KX modes : 2<br>10G mode : 6<br>If the gap is set to                                                                                                                                                        |                                                                                                                                 |                                                                                                   |        |
| 30.24.7:0   | DST_MASK_CY<br>(RXG)              | CLES[7:0]   |                                                                                                                                                                                                                                                                              | cycles that the data-switch or<br>ed through DST_STUFF_SE                                                                       | utput data is masked with the L. (Default 8'b0010_0000)                                           |        |

### Table 37: DSR\_CONTROL\_1

| Device A | Address: 0x1E                          | Register Ad | dress:0x0019                                                | Default: 0x2500                                                                                                                                                                                                          |  |
|----------|----------------------------------------|-------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit(s)   | Nai                                    | me          |                                                             | Access                                                                                                                                                                                                                   |  |
| 30.25.15 | RESERVED<br>(RXG)                      |             | For TI use only (I                                          | For TI use only (Default 1'b0)                                                                                                                                                                                           |  |
| 30.25.14 | RESERVED<br>(RXG)                      |             | For TI use only (I                                          | _                                                                                                                                                                                                                        |  |
| 30.25.13 | RESERVED<br>DSR_FIFO_FLUSH_EN<br>(RXG) |             | For TI use only (I<br>1 = Enable auto F<br>0 = Normal opera | _                                                                                                                                                                                                                        |  |
| 30.25.12 | DSR_PIN_SW_EN<br>(RXG)                 | N           | switch. Requires<br>PRTAD0_PIN_E                            | vitch feature using top level pin. Ignore MDIO software<br>setting PRTAD0_PIN_EN to high and setting<br>N_SEL to control applicable channel Rx data switch.<br>witch feature. Only MDIO software switch is used (Default |  |





**Preliminary Datasheet Revision 0.8** 

|             |                                                                             | Applicable when to                         | p level pin (PRTAD0) is as | signed to control receive data- |   |
|-------------|-----------------------------------------------------------------------------|--------------------------------------------|----------------------------|---------------------------------|---|
|             |                                                                             | switch source input and if PRTAD0 is HIGH. |                            |                                 |   |
| 20.25.11.10 | DSR_PIN_SW_SRC_1[1:0]                                                       | 00 = Select same ch                        |                            |                                 |   |
| 30.25.11:10 | (RXG)                                                                       |                                            | annel HS input(Default 2'b | 01)                             |   |
|             |                                                                             | 10 = Select alternate                      |                            | *                               |   |
|             |                                                                             |                                            | e channel HS output        |                                 |   |
|             |                                                                             |                                            |                            | signed to control receive data- | 1 |
|             |                                                                             |                                            | and if PRTAD0 is LOW.      | 5                               |   |
|             | DSR PIN SW SRC 0[1:0]                                                       | 00 = Select same ch                        |                            |                                 |   |
| 30.25.9:8   |                                                                             |                                            | annel HS input(Default 2'b | 01)                             |   |
|             | · /                                                                         | 10 = Select alternate                      |                            | ,                               |   |
|             | DSR_PIN_SW_SRC_0[1:0]<br>(RXG)<br>DSR_OFF_SEL<br>(RX)<br>DSR_ON_SEL<br>(RX) |                                            | e channel HS output        |                                 |   |
|             |                                                                             |                                            | KR & KX modes. Selects da  | ata pattern to trigger OFF      | 1 |
|             |                                                                             | condition (Default 1                       |                            | 1                               |   |
|             |                                                                             | DSR_OFF_SEL                                | KR                         | KX                              |   |
| 30.25.7     |                                                                             | 1                                          | Local Fault                | Match DSR_OFF_CHAR              |   |
|             | (RX)                                                                        |                                            | (0x0100009c)               | specified in 30.32814           |   |
|             |                                                                             | 0                                          | IDLE                       | IDLE                            |   |
|             |                                                                             |                                            | (0x07 on all lanes)        | (Either /I1/ or /I2/)           |   |
|             |                                                                             | Applicable only in I                       | KR & KX modes. Selects da  |                                 | 1 |
|             |                                                                             | condition (Default 1'b0)                   |                            |                                 |   |
|             | DOD ON OF                                                                   | DSR_ON_SEL                                 | KR                         | KX                              |   |
| 30.25.6     |                                                                             | 1                                          | Local Fault                | Match DSR_ON_CHAR               |   |
|             | (KA)                                                                        |                                            | (0x0100009c)               | specified in 30.32813           |   |
|             |                                                                             | 0                                          | IDLE                       | IDLE                            |   |
|             | 7 (RXG)<br>7 DSR_OFF_SEL<br>6 DSR_ON_SEL<br>(RX)                            |                                            | (0x07 on all lanes)        | (Either /I1/ or /I2/)           |   |
|             |                                                                             | Applicable only in I                       | KR & KX modes. Selects d   | ata pattern to stuff the output | 1 |
|             |                                                                             | during data switchin                       |                            | - *                             |   |
|             | DOD OTHER OFI                                                               | DSR_STUFF_SEL                              | KR                         | KX                              |   |
| 30.25.5     |                                                                             | 1                                          | Local Fault                | /V/ Error propagation           |   |
|             | (KA)                                                                        |                                            | (0x0100009c)               | (K30.7)                         |   |
|             |                                                                             | 0                                          | IDLE                       | /I2/                            |   |
|             |                                                                             |                                            | (0x07 on all lanes)        | (/K28.5/D16.2/)                 |   |
|             |                                                                             | For TI use only (De                        | fault 5'b00000)            |                                 | 1 |
|             | RESERVED                                                                    | Manual data switch                         |                            |                                 |   |
| 30.25.4:0   | DSR_FORCE_SEL[4:0]                                                          | When DSR_FORC                              | E_SEL [4] is 1'b1, EN[3:0] | value is equal to               |   |
| 30.23.4:0   | (RXG)                                                                       | DSR_FORCE_SEL                              | . [3:0]                    |                                 |   |
|             | (KAU)                                                                       | When DSR_FORC                              | E_SEL [4] is 1'b0, EN[3:0] | value is set through data-      |   |
|             |                                                                             | switch control logic                       |                            |                                 |   |

### Table 38: DSR\_CONTROL\_2

| Device Address: 0x1E Register Add |                                                                                                       | ress:0x001A Default: 0x4C20 |                                                              |                                                                                                           |                                                                                                                                           |        |
|-----------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                            | Name                                                                                                  |                             |                                                              | Description                                                                                               |                                                                                                                                           | Access |
| 30.26.15:14                       | DSR_DATA_SRC_SEL[1:0]<br>(RXG)<br>DSR_DATA_SRC_SEL[1:0]<br>00 = Select same of<br>10 = Select alterna |                             |                                                              | RW                                                                                                        |                                                                                                                                           |        |
| 30.26.13:12                       | DSR_DATA_SW<br>(RXG)                                                                                  | _MODE[1:0]                  | Selects condition<br>(Default 2'b00)<br>00<br>01<br>10<br>11 | OFF condition         Wait for OFF trigger         Any data         Any data         Wait for OFF trigger | Selected ON/OFF condition.         ON condition         Wait for ON trigger         Wait for ON trigger         Any data         Any data |        |





| 30.26.11:8 | RESERVED<br>DSR_GAP [3:0]<br>(RXG) | For TI use only (Default 4'b1100)<br>Selects number of clock cycles of gap added during data switch.<br>Recommended provision values are<br>KR/KX modes : 2<br>10G 4 ln mode : 4<br>10G 2 ln mode : 6<br>10G 1 ln mode : 11<br>If the gap is set to 0 or 1, the resultant gap still has 2 clock cycles |  |
|------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 30.26.7:0  | DSR_MASK_CYCLES[7:0]<br>(RXG)      | Duration of clock cycles that the data-switch output data is masked with the data pattern selected through DST_STUFF_SEL. (Default 8'b0010_0000)                                                                                                                                                       |  |

### Table 39: DATA\_SWITCH\_STATUS

| Device Address: 0x1E Register Add |                       | Register Add | ldress:0x001B Default: 0x1020                                                                                                                                                              |                                                                                                  |        |
|-----------------------------------|-----------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--------|
| Bit(s)                            | Nai                   | ne           |                                                                                                                                                                                            | Description                                                                                      | Access |
| 30.27.15:12                       | DST_EN[3:0]<br>(RXG)  |              | Source input data selection status on transmit side.<br>0001 = Same channel LS data<br>0010 = Same channel HS data<br>0100 = Alternate channel LS data<br>1000 = Alternate channel HS data |                                                                                                  | RO     |
| 30.27.11                          | DST_SW_PENDI<br>(RXG) |              | When HIGH, indi<br>transmit side base                                                                                                                                                      |                                                                                                  |        |
| 30.27.10                          | DST_SW_DONE<br>(RXG)  |              | When HIGH, indi based on selected                                                                                                                                                          | cates data switching event has occurred in the transmit side data source input                   |        |
| 30.27.9                           | DST_ON<br>(RXG)       |              | ON condition indi<br>When HIGH, indi                                                                                                                                                       | RO/LH                                                                                            |        |
| 30.27.8                           | DST_OFF<br>(RXG)      |              | OFF condition inc<br>When HIGH, indi<br>switch.                                                                                                                                            | -                                                                                                |        |
| 30.27.7:4                         | DSR_EN[3:0]<br>(RXG)  |              | Source input data<br>0001 = Same char<br>0010 = Same char<br>0100 = Alternate o<br>1000 = Alternate o                                                                                      | nnel HS data<br>channel LS data                                                                  | RO     |
| 30.27.3                           | DSR_SW_PENDI<br>(RXG) |              |                                                                                                                                                                                            | cates data switching event is pending to be completed in the<br>on selected data source input    |        |
| 30.27.2                           | DSR_SW_DONE<br>(RXG)  |              | When HIGH, indi based on selected                                                                                                                                                          |                                                                                                  |        |
| 30.27.1                           | DSR_ON<br>(RXG)       |              | ON condition indi<br>When HIGH, indi                                                                                                                                                       | RO/LH                                                                                            |        |
| 30.27.0                           | DSR_OFF<br>(RXG)      |              |                                                                                                                                                                                            | licator from receive data switch.<br>cates an OFF condition has occurred in receive data switch. |        |

### Table 40: LS\_CH\_CONTROL\_1

| Device Address: 0x1E Register Addr |     | dress:0x001C | Default: 0x0000 |             |        |
|------------------------------------|-----|--------------|-----------------|-------------|--------|
| Bit(s)                             | Nai | me           |                 | Description | Access |





**Preliminary Datasheet Revision 0.8** 

| 30.28.6   | RESERVED<br>LS_CHSYNC_JOG_PULSE<br>(RG)  | For TI use only (Default 1'b0)<br>Applicable only if LS_CHSYNC_JOG_EN and<br>LS_CHSYNC_FORCE_SYNC are 1<br>Lane can be selected in LS_SERDES_CONTROL_1.<br>0 = Normal operation (Default 1'b0)<br>1 = Moves current alignment by 1 bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | RW/SC |
|-----------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 30.28.5   | RESERVED<br>LS_CHSYNC_FORCE_SYNC<br>(RG) | For TI use only (Default 1'b0)<br>Lane can be selected in LS_SERDES_CONTROL_1.<br>0 = Keep byte alignment determined by ch sync state machine (Default 1'b0)<br>1 = Force byte alignment to 9 unless LS_CHSYNC_JOG_EN is 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       |
| 30.28.4   | RESERVED<br>LS_CHSYNC_JOG_EN<br>(RG)     | For TI use only (Default 1'b0)<br>Lane can be selected in LS_SERDES_CONTROL_1,<br>0 = Disable manual jog function (Default 1'b0)<br>1 = Enable manual jog function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |
| 30.28.3   | RESERVED<br>LS_ENC_BYPASS<br>(RXG)       | For TI use only (Default 1'b0)<br>Lane can be selected in LS_SERDES_CONTROL_1.<br>1 = Bypass Encoder on LS side on selected lane.<br>0 = Bypass Encoder on LS side on selected lane (1'b0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       |
| 30.28.2   | RESERVED<br>LS_DEC_BYPASS<br>(RXG)       | For TI use only (Default 1'b0)<br>Lane can be selected in LS_SERDES_CONTROL_1,<br>1 = Bypass Decoder on LS side on selected lane,<br>0 = Bypass Decoder on LS side on selected lane (1'b0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | RW    |
| 30.28.1:0 | LS_CH_SYNC_HYS_SEL[1:0]<br>(RG)          | LS Channel synchronization hysteresis selection for selected lane. Lane can<br>be selected in LS_SERDES_CONTROL_1.<br>00 = The channel synchronization, when in the synchronization state,<br>performs the Ethernet standard specified hysteresis to return to the LOS state<br>(Default 2'b00)<br>01 = A single 8b/10b invalid decode error or disparity error causes the<br>channel synchronization state machine to immediately transition from sync to<br>LOS<br>10 = Two adjacent 8b/10b invalid decode errors or disparity errors cause the<br>channel synchronization state machine to immediately transition from sync to<br>LOS<br>11 = Three adjacent 8b/10b invalid decode errors or disparity errors cause the<br>channel synchronization state machine to immediately transition from sync to<br>LOS |       |

### Table 41: HS\_CH\_CONTROL\_1

| Device Address: 0x1E Register Ad |                                 | ldress:0x001D Default: 0x0000 |                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                   |        |
|----------------------------------|---------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                           | Na                              | me                            |                                                                                                                                       | Description                                                                                                                                                                                                                                                                                                                                                       | Access |
| 30.29.15                         | RESERVED<br>IPG_MANAGER<br>(R)  | _BYPASS                       |                                                                                                                                       | /                                                                                                                                                                                                                                                                                                                                                                 | RW     |
| 30.29.14                         | RESERVED<br>IPG_CHECKER_<br>(R) | BYPASS                        |                                                                                                                                       | ,                                                                                                                                                                                                                                                                                                                                                                 |        |
| 30.29.13                         | REFCLK_FREQ_<br>(RX)            | SEL_1                         | modes only. When<br>RATE settings ca<br>30.2, 30.3, 30.6<br>0 = HS_PLL_MU<br>automatically base<br>REFCLK_FREQ_<br>1 = Set this value | equency selection MSB. Applicable in 10GKR/1GKX<br>a set, HS_PLL_MULT, LS_MPY and HS/LS TX/RX<br>n be set through related control bits specified in registers<br>LT, LS_MPY and HS/LS TX/RX RATE are set<br>ed on input REFCLK frequency as specified in<br>SEL_0(30.29.12) (Default 1'b0)<br>if HS_PLL_MULT, LS_MPY and HS/LS TX/RX RATE<br>b set automatically. |        |





**Preliminary Datasheet Revision 0.8** 

| 30.29.12  | REFCLK_FREQ_SEL_0<br>(RXG)                          | Input REFCLK frequency selection LSB. Applicable in 10GKR/1GKX<br>modes only and when REFCLK_FREQ_SEL_1(30.29.13) is set to 1.<br>0 = Set this value if REFCLK frequency is 156.25 Mhz (Default 1'b0)<br>1 = Set this value if REFCLK frequency is 312.5 Mhz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |       |
|-----------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 30.29.11  | RX_CTC_BYPASS<br>(RX)                               | Applicable in 10GKR, 1GKX modes only<br>0 = Normal operation. (Default 1'b0)<br>1 = Disables RX CTC operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |
| 30.29.10  | TX_CTC_BYPASS<br>(RX)                               | Applicable in 10GKR, 1GKX modes only<br>0 = Normal operation. (Default 1'b0)<br>1 = Disables TX CTC operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |
| 30.29.7   | RESERVED<br>HS_CHSYNC_FORCE_SYNC_DI<br>SABLE<br>(G) | For TI use only (Default 1'b0)<br>Applicable in 10G mode only.<br>0 = Enable forced sync of HS channel synchronization in 1ln mode<br>1 = Disable forced sync of HS channel synchronization in 1ln mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | RW    |
| 30.29.6   | RESERVED<br>HS_CHSYNC_JOG_PULSE<br>(G)              | For TI use only (Default 1'b0)<br>Applicable only if HS_CHSYNC_JOG_EN and<br>HS_CHSYNC_FORCE_SYNC are 1<br>0 = Normal operation (Default 1'b0)<br>1 = Moves current alignment by 1 bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | RW/SC |
| 30.29.5   | RESERVED<br>HS_CHSYNC_FORCE_SYNC<br>(G)             | For TI use only (Default 1'b0)<br>0 = Keep byte alignment determined by ch sync state machine (Default 1'b0)<br>1 = Force byte alignment to 9 unless HS_CHSYNC_IOG_EN is 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       |
| 30.29.4   | RESERVED<br>HS_CHSYNC_JOG_EN<br>(G)                 | For TI use only (Default 1'b0)<br>0 = Disable manual jog function (Default 1'b0)<br>1 = Enable manual jog function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       |
| 30.29.3   | HS_ENC_BYPASS<br>(RXG)                              | 0 = Normal operation. (Default 1'b0)<br>1 = Disables 8B/10B encoder on HS side.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |       |
| 30.29.2   | HS_DEC_BYPASS<br>(RXG)                              | 0 = Normal operation. (Default 1'b0)<br>1 = Disables 8B/10B decoder on HS side.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |       |
| 30.29.1:0 | HS_CH_SYNC_HYSTERESIS[1:0<br>]<br>(RXG)             | Channel synchronization hysteresis control on the HS receive channel.<br>00 = The channel synchronization, when in the synchronization state,<br>performs the Ethernet standard specified hysteresis to return to the<br>unsynchronized state (Default 2'b00)<br>01 = A single 8b/10b invalid decode error or disparity error causes the<br>channel synchronization state machine to immediately transition from sync to<br>unsync<br>10 = Two adjacent 8b/10b invalid decode errors or disparity errors cause the<br>channel synchronization state machine to immediately transition from sync to<br>unsync<br>11 = Three adjacent 8b/10b invalid decode errors or disparity errors cause the<br>channel synchronization state machine to immediately transition from sync to<br>unsync | RW    |

### Table 42: EXT\_ADDRESS\_CONTROL

| Device Address: 0x1E Register |                                               | Register Ad | dress:0x001E      | Default: 0x0000                                                                                                                                                           |        |
|-------------------------------|-----------------------------------------------|-------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                        | Nai                                           | me          |                   | Description                                                                                                                                                               | Access |
| 30.30.15:0                    | (XG) EXT_ADDR_CONTROL[15:0] extended register |             | extended register | use 22 mode only. This register should be written with the address to be written/read. Contents of address written in e accessed from Reg 31 (0x001F). (Default 16'h0000) | RW     |

### Table 43: EXT\_ADDRESS\_DATA

| Device Address: 0x1E Register Address:0x001F |      | dress:0x001F | Default: 0x0000 |             |        |
|----------------------------------------------|------|--------------|-----------------|-------------|--------|
| Bit(s)                                       | Name |              |                 | Description | Access |





**Preliminary Datasheet Revision 0.8** 

| 30.31.15:0 | EXT_ADDR_DATA[15:0]<br>(XG) | Applicable in Clause 22 mode only. This register contains the data associated with the register address written in Register 30 (0x001E) | RW |
|------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|----|
|------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|----|





Below registers can be accessed directly through Clause 45 and indirectly through Clause 22. Contains mode specific control/status registers and implemented per channel basis.

### Table 44: TI\_RESERVED\_CONTROL(VS\_10G\_FIFO\_CONTROL\_1)

| Device Address: 0x1E Register Addr |                                            | dress: 0x8000 | ress: 0x8000 Default: 0x04C0                                                                                                                                                                                               |              |          |                                                    |                                    |    |
|------------------------------------|--------------------------------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------|----------------------------------------------------|------------------------------------|----|
| Bit(s)                             | N                                          | ame           |                                                                                                                                                                                                                            | Description  |          |                                                    |                                    |    |
| 30.32768.11                        | RESERVED<br>RM_FIFO_CT(<br>(G)             | C_BYPASS      | For TI use only (Default 1'b0)<br>Applicable only when RATE_MATCH_FIFO_SEL = 1.<br>1 = Bypass CTC functionality in RATE MATCH FIFO<br>0 = CTC function enabled (1'b0)                                                      |              |          |                                                    |                                    | RW |
| 30.32768.10:8                      | RESERVED<br><mark>RM_FIFO_DE</mark><br>(G) | PTH_SEL[2:0]  | For TI use only (Default 3'b100)<br>Applicable only when RATE_MATCH_FIFO_SEL = 1. Selects CTC FIFO<br>depth,<br>1xx = 32 Deep (Default 3'b100)<br>011 = 24 deep<br>010 = 16 deep<br>001 = 12 deep<br>000 = 8 deep (no CTC) |              |          |                                                    |                                    |    |
| 30.32768.7:6                       | RESERVED<br><mark>RM_FIFO_WM</mark><br>(G) | 1K_SEL[1:0]   | 11<br>10<br>01                                                                                                                                                                                                             | vhen RATE_   | MATCH_FI | FO_SEL = 1. Se<br>16<br>High<br>High<br>Low<br>Low | elects CTC low       12/8       NA |    |
| 30.32768.5                         | RESERVED<br>RATE_MATCI<br>(G)              | H_FIFO_SEL    | For TI use only (I<br>1 = Selects rate m<br>0 = Selects regula                                                                                                                                                             | atch FIFO of |          | efault 1'b0)                                       |                                    |    |

### Table 45: TI\_RESERVED\_CONTROL (VS\_10G\_RM\_FIFO\_SKIP\_CHAR)

| Device Address: 0x1E Register Ad |                                           | iress: 0x8001 | Default: 0x0207                                     |                                                                                |    |
|----------------------------------|-------------------------------------------|---------------|-----------------------------------------------------|--------------------------------------------------------------------------------|----|
| Bit(s) Name                      |                                           | Description   |                                                     | Access                                                                         |    |
| 30.32769.9:0                     | RESERVED<br>RM_FIFO_SKIP_CHAR[9:0]<br>(G) |               | For TI use only (I<br>10 bit word to be<br>10'h207) | Default 10'h207)<br>matched for insertion/deletion in Rate match FIFO (Default | RW |

### Table 46: TI\_RESERVED\_CONTROL(VS\_10G\_RM\_FIFO\_ERROR\_CODE)

| Device Address: 0x1E Register Add  |          | ress: 0x8002 Default: 0x02FE |                                                                            |        |    |
|------------------------------------|----------|------------------------------|----------------------------------------------------------------------------|--------|----|
| Bit(s) Name                        |          |                              | Description                                                                |        |    |
|                                    | RESERVED |                              | For TI use only (Default 10'h2FE)                                          |        |    |
| 30.32770.9:0 RM_FIFO_ERROR_CODE[9: |          | ROR_CODE[9:0]                | 10 bit word to be sent when LF or FIFO collision is detected in Rate match |        | RW |
|                                    | (G)      |                              | FIFO (Default 10                                                           | 'h2FE) |    |

### Table 47: VS\_10G\_LN\_ALIGN\_ACODE\_P

Device Address: 0x1E

Register Address: 0x8003

Default: 0x0283





| Bit(s)       | Name                         | Description                                                | Access |
|--------------|------------------------------|------------------------------------------------------------|--------|
| 30.32771.9:0 | LN_ALIGN_ACODE_P[9:0]<br>(G) | 10 bit Alignment character to be matched (Default 10'h283) | RW     |

### Table 48: VS\_10G\_LN\_ALIGN\_ACODE\_N

| Device Address: 0x1E Register Add |                              | lress: 0x8004 | Default: 0x017C  |                                           |        |
|-----------------------------------|------------------------------|---------------|------------------|-------------------------------------------|--------|
| Bit(s)                            | Na                           | Name          |                  | Description                               | Access |
| 30.32772.9:0                      | LN_ALIGN_ACODE_N[9:0]<br>(G) |               | 10 bit Alignment | character to be matched (Default 10'h17C) | RW     |

### Table 49: TI\_RESERVED\_CONTROL (VS\_10G\_LAS\_REPLACE\_CONTROL\_1)

| Device Address: 0x1E Register |                              | Register Ado      | dress: 0x8005                                         | Default: 0x0000                               |    |
|-------------------------------|------------------------------|-------------------|-------------------------------------------------------|-----------------------------------------------|----|
| Bit(s)                        | N                            | ame               |                                                       | Description                                   |    |
|                               | RESERVED                     |                   | For TI use only (I                                    | Default 1'b0)                                 |    |
| 30.32773.14                   | LAS_XAUI_SN                  | <mark>A_EN</mark> | <mark>0 = Normal opera</mark>                         | tion (Default 1'b0)                           |    |
|                               | (G)                          |                   | 1 = Make LAS lane align state machine XAUI compliant. |                                               |    |
|                               |                              |                   | For TI use only (I                                    | Default 1'b0)                                 |    |
|                               | RESERVED                     |                   | 00 = Marker inser                                     | tion in lane 0 (Default 2'b00)                |    |
| 30.32773.13:12                | LAS_MARKEI                   | D_LANE[1:0]       | 01 = Marker inser                                     | tion in lane 1                                | RW |
|                               | (G)                          | (G)               |                                                       | tion in lane 2                                |    |
|                               |                              |                   | 11 = Marker insertion in lane 3                       |                                               |    |
| RESERVED                      |                              |                   | For TI use only (I                                    |                                               |    |
| 30.32773.9:0                  | 30.32773.9:0 LAS MARKER[9:0] |                   |                                                       | racter to insert in place of LAS_REPLACE_CHAR |    |
|                               | (G)                          |                   | character (Default                                    |                                               |    |

### Table 50: TI\_RESERVED\_CONTROL (VS\_10G\_LAS\_REPLACE\_CONTROL\_2)

| Device Address: 0x1E Register Address |                                   | dress: 0x8006 | Default: 0x0000                                                                                                                                                                                                                                                                                                                                                |                                                                                       |        |
|---------------------------------------|-----------------------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--------|
| Bit(s)                                | Ν                                 | ame           |                                                                                                                                                                                                                                                                                                                                                                | Description                                                                           | Access |
| 30.32774.15                           | RESERVED<br>LAS_REPLACE_EN<br>(G) |               |                                                                                                                                                                                                                                                                                                                                                                | cter replacement (Default 1'b0)<br>ter replacement by replacing LAS_REPLACE_CHAR with |        |
| 30.32774.14:12                        | RESERVED<br>LAS_REPLAC<br>(G)     | E_FREQ[2:0]   | For TI use only (Default 3'b000)<br>Frequency of char replacement<br>000 = Replace every LAS_REPLACE_CHAR (Default 3'b000)<br>001 = Replace every 4 <sup>th</sup> LAS_REPLACE_CHAR<br>010 = Replace every 16 <sup>th</sup> LAS_REPLACE_CHAR<br>101 = Replace every 64 <sup>th</sup> LAS_REPLACE_CHAR<br>100 = Replace every 256 <sup>th</sup> LAS_REPLACE_CHAR |                                                                                       | RW     |
| 30.32774.9:0                          | RESERVED<br>LAS_REPLAC<br>(G)     | E_CHAR[9:0]   |                                                                                                                                                                                                                                                                                                                                                                | be replaced by LAS_MARKER character (Default                                          |        |





### Table 51: TI\_RESERVED\_CONTROL (VS\_10G\_LAM\_REPLACE\_CONTROL\_1)

| Device Address: 0x1E Register Addr |                                         | dress: 0x8007 | Default: 0x8000                                                                                                                  |                                                                                                      |        |
|------------------------------------|-----------------------------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                             | Ν                                       | ame           |                                                                                                                                  | Description                                                                                          | Access |
| 30.32775.15                        | RESERVED<br>RX_REORDER_BYPASS<br>(G)    |               | 0 = Normal opera                                                                                                                 | For TI use only (Default 1'b1)<br>0 = Normal operation<br>1 = Bypass Rx-reorder on LS (Default 1'b1) |        |
| 30.32775.14                        | RESERVED<br>LAM_MANUAL_REORDER<br>(G)   |               | For TI use only (Default 1'b0)<br>0 = Detect marker and reorder (Default 1'b0)<br>1 = Ignore marker and reorder with LAM_JOG_SEL |                                                                                                      |        |
| 30.32775.13:12                     | RESERVED<br>LAM_MARKED_LANE[1:0]<br>(G) |               | For TI use only (I<br>00 = Marker in la<br>01 = Marker in la<br>10 = Marker in la<br>11 = Marker in la                           | ne 0 (Default 2'b00)<br>ne 1<br>ne 2                                                                 | RW     |
| 30.32775.9:0                       | RESERVED<br>LAM_MARKE<br>(G)            | ER[9:0]       | For TI use only (I<br>10 bit marker cha                                                                                          | Default 10'h000)<br>racter to match and replace (Default 10'h000)                                    |        |

#### Table 52: TI\_RESERVED\_CONTROL (VS\_10G\_LAM\_REPLACE\_CONTROL\_2)

| Device Address: 0x1E Register Add |                                   | dress: 0x8008 | Default: 0x0000                           |                                                                                                              |        |
|-----------------------------------|-----------------------------------|---------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                            | N                                 | ame           |                                           | Description                                                                                                  | Access |
| 30.32776.15                       | RESERVED<br>LAM_JOG_PULSE<br>(G)  |               |                                           | Default 1'b0)<br>tion(Default 1'b0)<br>t alignment by 1 bit. Applicable only after LAM_JOG_SEL               | RW/SC  |
| 30.32776.14                       | RESERVED<br>LAM_REPLACE_EN<br>(G) |               |                                           | cter replacement (Default 1'b0)<br>ter replacement by replacing LAM_MARKER with                              |        |
| 30.32776.13                       | RESERVED<br>LAM_SEND_A<br>(G)     | LAM_SEND_A_EN |                                           | Default 1'b0)<br>y lane align sequence in LA master (Default 1'b0)<br>1 by lane align sequence in LA master. | RW     |
| 30.32776.12                       | LAM_JOG_SE                        |               |                                           | Default 1'b0)<br>OK_IN) as jog_control (Default 1'b0)<br>IG_PULSE as jog control                             |        |
| 30.32776.9:0                      | RESERVED<br>LAM_REPLAC<br>(G)     | CE_CHAR[9:0]  | For TI use only (I<br>10 bit character us | Default 10'h000)<br>sed to replace LAM_MARKER character (Default 10'h000)                                    |        |

#### Table 53: TI\_RESERVED\_CONTROL (VS\_10G\_TX\_SCR\_CONTROL)

| Device Address: 0x1E Register Addr |                                           | dress: 0x8009 | Default: 0xFC00                                                                                                            |    |        |
|------------------------------------|-------------------------------------------|---------------|----------------------------------------------------------------------------------------------------------------------------|----|--------|
| Bit(s)                             | Name                                      |               | Description                                                                                                                |    | Access |
| 30.32777.15:8                      | RESERVED<br>TX_SCR_INIT_P3[7:0]<br>(G)    |               | For TI use only (I<br>8 bit pattern 3 to i                                                                                 | RW |        |
| 30.32777.7:6                       | RESERVED<br>TX_SCR_FORCE_CTRL[1:0]<br>(G) |               | For TI use only (Default 2'b00)<br>2 bit control input selected as scrambler input when<br>TX_SCR_FORCE_DATA_EN is enabled |    |        |





**Preliminary Datasheet Revision 0.8** 

| 30.32777.5 | RESERVED<br><mark>TX_SCR_FORCE_DATA_EN</mark><br>(G) | For TI use only (Default 1'b0)<br>1 = When 20 bit scrambler is enabled, selects 20 bit data set through<br>TX_SCR_SEED[20:1] as scrambler input. When 16 bit scrambler is enabled,<br>selects 16 bit data set through TX_SCR_FORCE_DATA and 2 bit control set<br>through TX_SCR_FORCE_CTRL as scrambler input<br>0 = Normal operation. Datapath data selected as scrambler input(Default<br>1'b0)                                                                                                                  |       |
|------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 30.32777.4 | RESERVED<br>TX_SCR_FORCE_1BIT_ERRO<br>R<br>(G)       | For TI use only (Default 1'b0)<br>1 = Enable error injection in scrambler<br>0 = Normal operation. No error injection. (Default 1'b0)                                                                                                                                                                                                                                                                                                                                                                              | RW/SC |
| 30.32777.3 | RESERVED<br>TX_SCR_PRBS_INVERT<br>(G)                | For TI use only (Default 1'b0)<br>Valid only when core RPBS mode is enabled<br>1 = Inverts core PRBS pattern output<br>0 = Normal operation (Default 1'b0)                                                                                                                                                                                                                                                                                                                                                         |       |
| 30.32777.2 | RESERVED<br>TX_SCR_20_MODE<br>(G)                    | For TI use only (Default 1'b0)<br>Valid only when 20 bit scrambler is enabled through 30.32777.1<br>1 = Select core PRBS generation on transmit side. PRBS seed can be set<br>through 30.32780 and 30.32781.<br>For PRBS <sup>7</sup> pattern, set TX_SCR_POLY[31:0] to 32'h0000_00C0<br>For PRBS <sup>23</sup> pattern, set TX_SCR_POLY[31:0] to 32'h0084_0000<br>For PRBS <sup>31</sup> pattern, set TX_SCR_POLY[31:0] to 32'h0084_0000<br>0 = Select self-synchronous scrambler on transmit side (Default 1'b0) | RW    |
| 30.32777.1 | RESERVED<br>TX_SCR_20_EN<br>(G)                      | For TI use only (Default 1'b0)<br>1 = Enable 20 bit scrambler (post-encoder) on transmit side(Default 1'b0)<br>0 = Disable 20 bit scrambler (post-encoder) on transmit side                                                                                                                                                                                                                                                                                                                                        | _     |
| 30.32777.0 | RESERVED<br>TX_SCR_16_EN<br>(G)                      | For TI use only (Default 1'b0)<br>1 = Enable 16 bit scrambler (pre-encoder) on transmit side. Seed can be set<br>through 30.32780 and 30.32781<br>(Default 1'b0)<br>0 = Disable 16 bit scrambler (pre-encoder) on transmit side                                                                                                                                                                                                                                                                                    |       |

### Table 54: TI\_RESERVED\_CONTROL (VS\_10G\_TX\_SCR\_PATT\_CONTROL)

| Device Address: 0x1E Register Addr |                                        | lress: 0x800A | Default: 0xBC3C                            |                                                                             |        |
|------------------------------------|----------------------------------------|---------------|--------------------------------------------|-----------------------------------------------------------------------------|--------|
| Bit(s)                             | Name                                   |               | Description                                |                                                                             | Access |
| 30.32778.15:8                      | RESERVED<br>TX_SCR_INIT_P2[7:0]<br>(G) |               | For TI use only (I<br>8 bit pattern 3 to i | DW                                                                          |        |
| 30.32778.7:0                       | RESERVED<br>TX_SCR_INIT_P1[7:0]<br>(G) |               | For TI use only (I<br>8 bit pattern 3 to i | Default 8'h3C)<br>nitialize selected 16 or 20 bit scrambler (Default 8'h3C) | RW     |

### Table 55: TI\_RESERVED\_CONTROL (VS\_10G\_TX\_SCR\_FORCE\_DATA)

| Device Addr   | ess: 0x1E                                  | Register Add | lress: 0x800B | Default: 0x0000                                                     |        |
|---------------|--------------------------------------------|--------------|---------------|---------------------------------------------------------------------|--------|
| Bit(s)        | Name                                       |              | Description   |                                                                     | Access |
| 30.32779.15:0 | RESERVED<br>TX_SCR_FORCE_DATA[15:0]<br>(G) |              |               | Default 16'h0000)<br>s scrambler input when TX_SCR_FORCE_DATA_EN is | RW     |

### Table 56: TI\_RESERVED\_CONTROL (VS\_10G\_TX\_SCR\_SEED\_CONTROL\_1)

| Device Address: 0x1E | Register Address: 0x800C | Default: 0x0000 |
|----------------------|--------------------------|-----------------|
|----------------------|--------------------------|-----------------|





| Bit(s)        | Name               | Description                                                                | Access |
|---------------|--------------------|----------------------------------------------------------------------------|--------|
|               | RESERVED           | For TI use only (Default 16'h0000)                                         |        |
| 30.32780.15:0 | TX_SCR_SEED[31:16] | [31:16] bits of 32 bit Tx scrambler seed. TX_SCR_SEED[31:0] must be set to | RW     |
|               | (G)                | a non-zero value for scrambler to work properly (Default 16'h0000).        |        |

### Table 57: TI\_RESERVED\_CONTROL (VS\_10G\_TX\_SCR\_SEED\_CONTROL\_0)

| Device Address: 0x1E Registe |                                | Register Add      | lress: 0x800D | Default: 0x01FC                                                                                                                                   |        |
|------------------------------|--------------------------------|-------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                       | N                              | ame               |               | Description                                                                                                                                       | Access |
| 30.32781.15:0                | RESERVED<br>TX_SCR_SEEI<br>(G) | TX_SCR_SEED[15:0] |               | Default 16'h01FC)<br>it Tx scrambler seed. Bit 0 always set to 1'b0,<br>31:0] must be set to a non-zero value for scrambler to work<br>16'h01FC). | RW     |

### Table 58: TI\_RESERVED\_CONTROL (VS\_10G\_TX\_SCR\_POLY\_CONTROL\_1)

| Device Address: 0x1E Register Addr |                                       | ress: 0x800E Default: 0x0000 |             |                                                                      |        |
|------------------------------------|---------------------------------------|------------------------------|-------------|----------------------------------------------------------------------|--------|
| Bit(s)                             | Name                                  |                              | Description |                                                                      | Access |
| 30.32782.15:0                      | RESERVED<br>TX_SCR_POLY[31:16]<br>(G) |                              |             | Default 16'h0000)<br>bit Tx scrambler polynomial (Default 16'h0000), | RW     |

### Table 59: TI\_RESERVED\_CONTROL (VS\_10G\_TX\_SCR\_POLY\_CONTROL\_0)

| Device Address: 0x1E Register Add |                   | lress: 0x800F | Default: 0x00C0                                                          |                   |        |
|-----------------------------------|-------------------|---------------|--------------------------------------------------------------------------|-------------------|--------|
| Bit(s)                            | Name              |               | Description                                                              |                   | Access |
|                                   | RESERVED          | RESERVED      |                                                                          | Default 16'h00C0) |        |
| 30.32783.15:0                     | TX_SCR_POLY[15:0] |               | [15:0] bits of 32 bit Tx scrambler polynomial. Bit 0 always set to 1'b0. |                   | RW     |
|                                   | (G)               |               | (Default 16'h00C                                                         | <mark>0).</mark>  |        |

### Table 60: TI\_RESERVED\_CONTROL(VS\_10G\_LAM\_HYSTERESIS)

| Device Address: 0x1E |                                           | Register Address: 0x8011 |                                                                                                                                                                                                                                                                                                                                                                                                                              | Default: 0x7F00 |        |
|----------------------|-------------------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------|
| Bit(s)               | Name                                      |                          | Description                                                                                                                                                                                                                                                                                                                                                                                                                  |                 | Access |
| 30.32785:15:8        | RESERVED<br>LAM_LS_HYSTERESIS[7:0]<br>(G) |                          | For TI use only. (Default 8'b0111_1111)<br>Valid only in 10G mode.<br>LS_OK_IN hysteresis counter value. LS_OK_IN* needs to be high at least<br>this counter number of clock cycles for LAM to switch from lane align<br>sequence to normal traffic<br>LS_OK_IN* needs to be low at least this counter number of cycles for LAM<br>to switch from normal traffic to lane align sequence.<br>8'b0000 0000 is invalid setting. |                 | RW     |

### Table 61: TI\_RESERVED\_STATUS(VS\_10G\_RX\_CTC\_DROP\_COUNT)

| Device Address: 0x1E |      | Register Address: 0x8012 |             | Default: 0xFFFD |        |
|----------------------|------|--------------------------|-------------|-----------------|--------|
| Bit(s)               | Name |                          | Description |                 | Access |





**Preliminary Datasheet Revision 0.8** 

|               | RESERVED          | For TI use only.                                                        |     |
|---------------|-------------------|-------------------------------------------------------------------------|-----|
| 30.32786.15:0 | RX_CTC_DROP_COUNT | Applicable in 10G mode and when Rate match FIFO is enabled. Counter for | COR |
|               | (G)               | number of idle drops in the receive CTC.                                |     |

#### Table 62: TI\_RESERVED\_STATUS(VS\_10G\_RX\_CTC\_INSERT\_COUNT)

| Device Address: 0x1E Register Addr |      | lress: 0x8013 | Default: 0xFFFD |                                                                                   |        |
|------------------------------------|------|---------------|-----------------|-----------------------------------------------------------------------------------|--------|
| Bit(s)                             | Name |               |                 | Description                                                                       | Access |
| 30.32787.15:0                      |      |               | 11              | G mode and when Rate match FIFO is enabled. Counter for serts in the receive CTC. | COR    |

#### Table 63: TI\_RESERVED\_STATUS(VS\_10G\_LS\_MARKER\_STATUS)

| Device Ac   | Device Address: 0x1E Register Addre |                 | dress:0x8014                                                | Default: 0x000                               | 00     |
|-------------|-------------------------------------|-----------------|-------------------------------------------------------------|----------------------------------------------|--------|
| Bit(s)      | Na                                  | ime             |                                                             | Description                                  | Access |
| 30.32788.11 | RESERVED<br>LAM_REORDE<br>(G)       | LAM_REORDER_ERR |                                                             | on changed<br>on is same                     |        |
| 30.32788.8  | RESERVED<br>LAM_MARKER<br>(G)       | R_FOUND         | For TI use only<br>1 = Marker found<br>0 = Marker not for   |                                              |        |
| 30.32788.4  | RESERVED<br>LAS_MARKER<br>(G)       | _INSERT         | For TI use only<br>1 = Marker inserted<br>0 = Marker not in | ed on designated lane<br>serted              |        |
| 30.32788.3  | RESERVED<br>LAS_MARKER<br>(G)       | _FOUND_LN3      |                                                             | on Lane 3 LS input<br>und on Lane 3 LS input | RO/LH  |
| 30.32788.2  | RESERVED<br>LAS_MARKER<br>(G)       | _FOUND_LN2      |                                                             | on Lane 2 LS input<br>und on Lane 2 LS input |        |
| 30.32788.1  | RESERVED<br>LAS_MARKER<br>(G)       | _FOUND_LN1      |                                                             | on Lane 1 LS input<br>und on Lane 1 LS input |        |
| 30.32788.0  | RESERVED<br>LAS_MARKER<br>(G)       | _FOUND_LN0      |                                                             | on Lane 0 LS input<br>und on Lane 0 LS input |        |

### Table 64: TI\_RESERVED\_STATUS (LANE\_ALIGN\_STATUS\_2)

| Device Add     | Device Address: 0x1E Register Addr           |                                                                                     | dress:0x8015 | Default: 0x0000                                                                                                       |        |
|----------------|----------------------------------------------|-------------------------------------------------------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)         | Name                                         |                                                                                     |              | Description                                                                                                           | Access |
| 30.32789.15:12 | RESERVED<br>LN3_ALIGN_PTR[3:0]<br>(RG)       |                                                                                     |              | consists of XAUI Lane align FIFO character location for<br>de, consists of LAS Lane align FIFO character location for | RO     |
| 30.32789.11:8  | RESERVED<br><mark>LN2_ALIGN_P</mark><br>(RG) | ESERVED For TI use only<br>In 10GKR mode, c<br>In 20GKR mode, c<br>In 20GKR mode, c |              | consists of XAUI Lane align FIFO character location for<br>de, consists of LAS Lane align FIFO character location for |        |
| 30.32789.7:4   | RESERVED<br>LN1_ALIGN_PTR[3:0]<br>(RG)       |                                                                                     |              | consists of XAUI Lane align FIFO character location for<br>de, consists of LAS Lane align FIFO character location for |        |





**Preliminary Datasheet Revision 0.8** 

30.32789.3:0 RESERVED LN0\_ALIGN\_PTR[3:0] (RG) For TI use only In 10GKR mode, consists of XAUI Lane align FIFO character location for lane 0. In 10G mode, consists of LAS Lane align FIFO character location for lane 0.

## Table 65: TI\_RESERVED\_CONTROL (VS\_10G\_RX\_DESCR\_CONTROL)

| Device Address: 0x1E Register Addr |                                | dress: 0x8019 Default: 0xFC00                                           |                                                                                                                         |                                                                                                                                                                                                                                                                                                             |        |
|------------------------------------|--------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                             | N                              | ame                                                                     |                                                                                                                         | Description                                                                                                                                                                                                                                                                                                 | Access |
| 30.32793.15:8                      | RESERVED<br>RX_DESCR_II<br>(G) | RX_DESCR_INIT_P3[7:0]<br>(G)<br>RESERVED<br>RX_DESCR_PRBS_INVERT<br>(G) |                                                                                                                         | Default 8'hFC)<br>nitialize selected 16 or 20 bit descrambler (Default 8'hFC)                                                                                                                                                                                                                               |        |
| 30.32793.3                         | RX_DESCR_P                     |                                                                         |                                                                                                                         | Default 1'b0)<br>core RPBS mode is enabled<br>RBS pattern input<br>tion (Default 1'b0)                                                                                                                                                                                                                      |        |
| 30.32793.2                         | RESERVED<br>RX_DESCR_2<br>(G)  | 0_MODE                                                                  | 1 = Select core PF<br>For PRBS <sup>7</sup> pattern<br>For PRBS <sup>23</sup> pattern<br>For PRBS <sup>31</sup> pattern | Default 1'b0)<br>20 bit descrambler is enabled through 30.32793.1<br>RBS verification on receive side.<br>n, set RX_DESCR_POLY[31:0] to 32'h0000_00C0<br>m, set RX_DESCR_POLY[31:0] to 32'h0084_0000<br>m, set RX_DESCR_POLY[31:0] to 32'h9000_0000<br>nchronous descrambler on receive side (Default 1'b0) | RW     |
| 30.32793.1                         | RESERVED<br>RX_DESCR_2<br>(G)  | RESERVED<br>RX_DESCR_20_EN                                              |                                                                                                                         | Default 1'b0)<br>descrambler (pre-decoder) on receive side(Default 1'b0)<br>e descrambler (pre-decoder) on receive side                                                                                                                                                                                     |        |
| 30.32793.0                         | RESERVED<br>RX_DESCR_1<br>(G)  | 6_EN                                                                    | through 30.32796<br>(Default 1'b0)                                                                                      | descrambler (post-decoder) on receive side. Seed can be set                                                                                                                                                                                                                                                 |        |

## Table 66: TI\_RESERVED\_CONTROL (VS\_10G\_RX\_DESCR\_PATT\_CONTROL)

| Device Addr   | Device Address: 0x1E Register Addr |  | lress: 0x801A                                           | Default: 0xBC3C                                                               |        |
|---------------|------------------------------------|--|---------------------------------------------------------|-------------------------------------------------------------------------------|--------|
| Bit(s)        | Name                               |  | Description                                             |                                                                               | Access |
| 30.32794.15:8 |                                    |  | For TI use only (I<br>8 bit pattern 3 to i              | DW                                                                            |        |
| 30.32794.7:0  | RESERVED                           |  | For TI use only (I<br><mark>8 bit pattern 3 to i</mark> | Default 8'h3C)<br>nitialize selected 16 or 20 bit descrambler (Default 8'h3C) | RW     |

### Table 67: TI\_RESERVED\_CONTROL (VS\_10G\_RX\_DESCR\_SEED\_CONTROL\_1)

| Device Address: 0x1E Register Addr |            | lress: 0x801C | Default: 0x0000    |                                                            |        |
|------------------------------------|------------|---------------|--------------------|------------------------------------------------------------|--------|
| Bit(s)                             | Name       |               |                    | Description                                                | Access |
|                                    | RESERVED   |               | For TI use only (I | Default 16'h0000)                                          |        |
| 30.32796.15:0                      | RX_DESCR_S | EED[31:16]    | · · · ·            | bit Rx descrambler seed. RX_DESCR_SEED[31:0] must be       | RW     |
|                                    | (G)        |               | set to a non-zero  | value for descrambler to work properly (Default 16'h0000). |        |





#### Table 68: TI\_RESERVED\_CONTROL (VS\_10G\_RX\_DESCR\_SEED\_CONTROL\_0)

| Device Addr   | ess: 0x1E                              | Register Add | lress: 0x801D       | Default: 0x01FC                                                                                                                                            |        |
|---------------|----------------------------------------|--------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)        | Name                                   |              | Description         |                                                                                                                                                            | Access |
| 30.32797.15:0 | RESERVED<br>RX_DESCR_SEED[15:0]<br>(G) |              | [15:0] bits of 32 b | Default 16'h01FC)<br>it Rx descrambler seed. Bit 0 always set to 1'b0.<br>ED[31:0] must be set to a non-zero value for descrambler to<br>efault 16'h01FC). | RW     |

#### Table 69: TI\_RESERVED\_CONTROL (VS\_10G\_RX\_DESCR\_POLY\_CONTROL\_1)

| Device Addr   | ess: 0x1E                     | Register Ado | dress: 0x801E                            | Default: 0x0000                                                        |        |
|---------------|-------------------------------|--------------|------------------------------------------|------------------------------------------------------------------------|--------|
| Bit(s)        | N                             | ame          |                                          | Description                                                            | Access |
| 30.32798.15:0 | RESERVED<br>RX_DESCR_P<br>(G) | OLY[31:16]   | For TI use only (I<br>[31:16] bits of 32 | Default 16'h0000)<br>bit Rx descrambler polynomial (Default 16'h0000). | RW     |

#### Table 70: TI\_RESERVED\_CONTROL (VS\_10G\_RX\_DESCR\_POLY\_CONTROL\_0)

| Device Addr   | ess: 0x1E                     | Register Ado | lress: 0x801F | Default: 0x00C0                                                                     |        |
|---------------|-------------------------------|--------------|---------------|-------------------------------------------------------------------------------------|--------|
| Bit(s)        | N                             | ame          |               | Description                                                                         | Access |
| 30.32799.15:0 | RESERVED<br>RX_DESCR_P<br>(G) | OLY[15:0]    |               | Default 16'h00C0)<br>it Rx descrambler polynomial. Bit 0 always set to 1'b0.<br>0). | RW     |

## Table 71: TI\_RESERVED\_CONTROL (VS\_SERDES\_CFG\_OVERRIDE\_CTRL)

| Device A    | Device Address: 0x1E Register Addr        |        | dress: 0x8020                                                                                                                | Default: 0x0200                                       |        |
|-------------|-------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--------|
| Bit(s)      | Nai                                       | me     |                                                                                                                              | Description                                           | Access |
| 30.32800.15 | RESERVED<br>LS_PLL_MULT_OVERRIDE<br>(RXG) |        | For TI use only (I<br>Override PLL_M<br>value(Default 1'b                                                                    | ULT value going into Malfoy with MDIO configured      | DW     |
| 30.32800.14 | RESERVED<br>LS_RATE_OVERRIDE<br>(RXG)     |        | For TI use only (I<br>Override RATE v<br>value(Default 1'b                                                                   | alue going into Malfoy with MDIO configured           | - RW   |
| 30.32800.13 | RESERVED<br>HS_PLL_MULT_OVERRIDE<br>(RXG) |        | For TI use only (I<br>Override PLL_M<br>value(Default 1'b                                                                    | ULT value going into Copperfield with MDIO configured | RW     |
| 30.32800.12 | RESERVED<br>HS_RATE_OVER<br>(RXG)         | RIDE   | For TI use only (I<br>Override RATE v<br>value(Default 1'b                                                                   | alue going into Copperfield with MDIO configured      |        |
| 30.32800.10 | RESERVED<br>HS_BUSWIDTH_OVERRIDE<br>(RXG) |        | For TI use only (Default 1'b0)<br>Override BUSWIDTH value going into Copperfield with MDIO configured<br>value(Default 1'b0) |                                                       |        |
| 30.32800.9  | RESERVED<br>HS_FIRUPT_OVI<br>(RXG)        | ERRIDE | For TI use only (I<br>Override FIRUPT<br>value(Default 1'b                                                                   | value going into Copperfield with MDIO configured     |        |





**Preliminary Datasheet Revision 0.8** 

|            | RESERVED            | For TI use only (Default 1'b0)                                         |
|------------|---------------------|------------------------------------------------------------------------|
| 30.32800.8 | HS_ENRX_OVERRIDE    | Override ENRX value going into Copperfield with MDIO configured        |
|            | (RXG)               | value(Default 1'b0)                                                    |
|            | RESERVED            | For TI use only (Default 1'b0)                                         |
| 30.32800.7 | HS_AZCAL_OVERRIDE   | Override AZCAL value going into Copperfield with MDIO configured       |
|            | (RXG)               | value(Default 1'b0)                                                    |
|            | RESERVED            | For TI use only (Default 1'b0)                                         |
| 30.32800.6 | HS_ENTRACK_OVERRIDE | Override ENTRACK value going into Copperfield with MDIO configured     |
|            | (RXG)               | value(Default 1'b0)                                                    |
|            | RESERVED            | For TI use only (Default 1'b0)                                         |
| 30.32800.5 | HS_EQHLD_OVERRIDE   | Override EQHLD value going into Copperfield with MDIO configured       |
|            | (RXG)               | value(Default 1'b0)                                                    |
|            | RESERVED            | For TI use only (Default 1'b0)                                         |
| 30.32800.4 | HS_TWCRF_OVERRIDE   | Override TWCRF value going into Copperfield with MDIO configured       |
|            | (RXG)               | value(Default 1'b0)                                                    |
|            | RESERVED            | For TI use only (Default 1'b0)                                         |
| 30.32800.3 | HS_TWPOST2_OVERRIDE | Override TWPOST2 value going into Copperfield with MDIO configured     |
|            | (RXG)               | value(Default 1'b0)                                                    |
|            | RESERVED            | For TI use only (Default 1'b0)                                         |
| 30.32800.2 | HS_TWPOST_OVERRIDE  | Override TWPOST value going into Copperfield with MDIO configured      |
|            | (RXG)               | value (Default 1'b0)                                                   |
|            | RESERVED            | For TI use only (Default 1'b0)                                         |
| 30.32800.1 | HS_TWPRE_OVERRIDE   | Override TWPRE value going into Copperfield with MDIO configured       |
|            | (RXG)               | value(Default 1'b0)                                                    |
|            | RESERVED            | For TI use only (Default 1'b0)                                         |
| 30.32800.0 | HS_SWING_OVERRIDE   | Override SWING value going into Copperfield with MDIO configured value |
|            | (RXG)               | (Default 1'b0)                                                         |

#### Table 72: TI\_RESERVED\_CONTROL (MC\_AUTO\_CONTROL)

| Device Ad   | Device Address: 0x1E Register Add            |          | dress:0x8021                                               | Default: 0x000F                                                                                                            |        |
|-------------|----------------------------------------------|----------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)      | Na                                           | ime      |                                                            | Description                                                                                                                | Access |
| 30.32801.13 | RESERVED<br>HS_PK_DISABLE_OVERRIDE<br>(RXG)  |          | For TI use only (I<br>Override PEAK I<br>configured value( | DISABLE value going into Copperfield with MDIO                                                                             | RW     |
| 30.32801.12 | RESERVED<br>HS_H1CDRMODE_OVERRIDE<br>(RXG)   |          | For TI use only (I<br>Override H1CDR<br>configured value(  | MODE value going into Copperfield with MDIO                                                                                |        |
| 30.32801.11 | RESERVED<br>HS_CDRFMULT_OVERRIDE<br>(RXG)    |          | For TI use only (I<br>Override CDRFM<br>value(Default 1'b  |                                                                                                                            |        |
| 30.32801.10 | RESERVED<br>HS_CDRTHR_OVERRIDE<br>(RXG)      |          | For TI use only (I<br>Override CDRTH<br>value(Default 1'b  |                                                                                                                            |        |
| 30.32801.9  | RESERVED<br>HS_AGCCTRL_OVERRIDE<br>(RXG)     |          | For TI use only (I<br>Override AGCCT<br>value(Default 1'b  | RL value going into Copperfield with MDIO configured                                                                       |        |
| 30.32801.8  | RESERVED<br>HS_EQPRE_OVERRIDE<br>(RXG)       |          | For TI use only (I<br>Override EQPRE<br>value(Default 1'b  |                                                                                                                            |        |
| 30.32801.7  | RESERVED<br><mark>WATCHDOG_1</mark><br>(RXG) | TIMER_EN | sequence SM                                                | Default 1'b0)<br>dog timer during 10GKR/1GKX/10G_MODE state in mode<br>ndog timer during 10GKR/1GKX/10G_MODE state in mode |        |





**Preliminary Datasheet Revision 0.8** 

| 30.32801.6 | HS_PLL_LOCK_CHECK_DISA<br>BLE<br>(RXG) | 1 = Disable auto HS pll lock status check.<br>0 = Enable auto HS pll lock status check (Default 1'b0)                                                                                                                                                            |
|------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 30.32801.5 | HS_LOS_CHECK_DISABLE<br>(RXG)          | 1 = Disable auto HS los status check<br>0 = Enable auto HS los sync status check (Default 1'b0)                                                                                                                                                                  |
| 30.32801.4 | SYNC_STATUS_CHECK_DISA<br>BLE<br>(RXG) | <ul><li>1 = Disable auto sync status check.</li><li>0 = Enable auto sync status check.</li></ul>                                                                                                                                                                 |
| 30.32801.3 | CLKOUT_EN_AUTO_DISABL<br>E<br>(RXG)    | This bit controls the signal which flat lines CLKOUT and applicable only<br>when CLKOUT is selected to have HS Recovered byte clock<br>1 = CLKOUT clock flat lined if HS LOS is detected (Default 1'b1)<br>0 = CLKOUT clock not flat lined if HS LOS is detected |
| 30.32801.2 | RESERVED<br>(RXG)                      | For TI use only (Default 1'b1)                                                                                                                                                                                                                                   |
| 30.32801.1 | RESERVED<br>LT_CLK_DISABLE<br>(RXG)    | For TI use only (Default 1'b1)<br>1 = Disable LT clock automatically upon link training completion<br>0 = Do not disable LT clock automatically upon link training completion                                                                                    |
| 30.32801.0 | RESERVED<br>ANEG_CLK_ DISABLE<br>(RXG) | For TI use only (Default 1'b1)<br>1 = Disable AN clock automatically upon ANEG completion<br>0 = Do not disable AN clock automatically upon ANEG completion                                                                                                      |

### Table 73: TI\_RESERVED\_CONTROL (DP\_RESET\_TIMER)

| Device Address: 0x1E Register Add |                                           | dress:0x8022 | Default: 0x0000                          |                                             |        |
|-----------------------------------|-------------------------------------------|--------------|------------------------------------------|---------------------------------------------|--------|
| Bit(s)                            | Name                                      |              | Description                              |                                             | Access |
| 30.32802.15:0                     | RESERVED<br>DP_RESET_TIMER[15:0]<br>(RXG) |              | For TI use only (I<br>Timer value for is | Default 16'h0000)<br>suing Data path reset. | RW     |

### Table 74: TI\_RESERVED\_CONTROL (AN\_RESET\_TIMER)

| Device Address: 0x1E Register Add |                                           | dress:0x8023 | Default: 0x0000                          |                                        |        |
|-----------------------------------|-------------------------------------------|--------------|------------------------------------------|----------------------------------------|--------|
| Bit(s)                            | Name                                      |              | Description                              |                                        | Access |
| 30.32803.15:0                     | RESERVED<br>AN_RESET_TIMER[15:0]<br>(RXG) |              | For TI use only (I<br>Timer value for is | Default 16'h0000)<br>suing ANEG reset. | RW     |

### Table 75: TI\_RESERVED\_CONTROL (LT\_RESET\_TIMER)

| Device Address: 0x1E Register Add |                                           | dress:0x8024 | Default: 0x0000                          |                                                              |        |
|-----------------------------------|-------------------------------------------|--------------|------------------------------------------|--------------------------------------------------------------|--------|
| Bit(s)                            | Name                                      |              | Description                              |                                                              | Access |
| 30.32804.15:0                     | RESERVED<br>LT_RESET_TIMER[15:0]<br>(RXG) |              | For TI use only (I<br>Timer value for is | Default 16'h0000)<br><mark>suing Link training reset.</mark> | RW     |

### Table 76: TI\_RESERVED\_CONTROL (WATCHDOG\_TIMER)

| Device Address: 0x1E         Register Address:0x8025         Default: 0xF000 |
|------------------------------------------------------------------------------|
|------------------------------------------------------------------------------|





## TLK10232 Dual Channel Multi-Rate Transceiver Preliminary Datasheet Revision 0.8

| Bit(s)        | Name                                      | Description                                                                                                                                                                         | Access |
|---------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| 30.32805.15:0 | RESERVED<br>WATCHDOG_TIMER[15:0]<br>(RXG) | For TI use only (Default 16'hF000)<br>Watchdog timer value used to exit from respective<br>10G/10GKR/1GKX_MODE state in the mode control SM in case sync status<br>is not achieved. | RW     |

## Table 77: DST\_ON\_CHAR\_CONTROL

| Device Address: 0x1E Register Address |                          | Register Add | lress: 0x802A | Default: 0x02FD                                                                                |    |
|---------------------------------------|--------------------------|--------------|---------------|------------------------------------------------------------------------------------------------|----|
| Bit(s)                                | Na                       | Name         |               | Description                                                                                    |    |
| 30.32810.9:0                          | DST_ON_CHAR[9:0]<br>(XG) |              | 11 .          | n 1GKX and 10G modes. 10 bit data pattern to trigger ON ned on transmit side (Default 10'h2FD) | RW |

#### Table 78: DST\_OFF\_CHAR\_CONTROL

| Device Address: 0x1E Register Add |                           | lress: 0x802B | Default: 0x02FD |                                                                                                    |        |
|-----------------------------------|---------------------------|---------------|-----------------|----------------------------------------------------------------------------------------------------|--------|
| Bit(s)                            | Name                      |               | Description     |                                                                                                    | Access |
| 30.32811.9:0                      | DST_OFF_CHAR[9:0]<br>(XG) |               | 11 2            | n 1GKX and 10G modes. 10 bit data pattern to trigger OFF<br>ned on transmit side (Default 10'h2FD) | RW     |

## Table 79: DST\_STUFF\_CHAR\_CONTROL

| Device Address: 0x1E Register |                            | Register Add | iress: 0x802C | Default: 0x0207                                                                         |        |
|-------------------------------|----------------------------|--------------|---------------|-----------------------------------------------------------------------------------------|--------|
| Bit(s)                        | Name                       |              | Description   |                                                                                         | Access |
| 30.32812.9:0                  | DST_STUFF_CHAR[9:0]<br>(G) |              |               | n 10G mode. 10 bit data pattern to stuff the output of data<br>t side (Default 10'h207) | RW     |

## Table 80: DSR\_ON\_CHAR\_CONTROL

| Device Address: 0x1E Register Add |                          | lress: 0x802D | Default: 0x02FD |                                                                                                  |    |
|-----------------------------------|--------------------------|---------------|-----------------|--------------------------------------------------------------------------------------------------|----|
| Bit(s)                            | N                        | Name          |                 | Description                                                                                      |    |
| 30.32813.9:0                      | DSR_ON_CHAR[9:0]<br>(XG) |               | ••              | n 1GKX and 10G modes. 10 bit data pattern to trigger ON<br>ned on receive side (Default 10'h2FD) | RW |

## Table 81: DSR\_OFF\_CHAR\_CONTROL

| Device Address: 0x1E Register |                           | Register Add | lress: 0x802E | Default: 0x02FD                                                                                   |        |
|-------------------------------|---------------------------|--------------|---------------|---------------------------------------------------------------------------------------------------|--------|
| Bit(s)                        | Name                      |              | Description   |                                                                                                   | Access |
| 30.32814.9:0                  | DSR_OFF_CHAR[9:0]<br>(XG) |              |               | n 1GKX and 10G modes. 10 bit data pattern to trigger OFF<br>ned on receive side (Default 10'h2FD) | RW     |





## Table 82: DSR\_STUFF\_CHAR\_CONTROL

| Device Address: 0x1E Register Add |                            | lress: 0x802F | Default: 0x0207                                              |  |        |
|-----------------------------------|----------------------------|---------------|--------------------------------------------------------------|--|--------|
| Bit(s)                            | Na                         | ame           | Description                                                  |  | Access |
| 30.32815.9:0                      | DSR_STUFF_CHAR[9:0]<br>(G) |               | Applicable only in<br>switch on receive<br>(Default 10'h207) |  | RW     |

## Table 83: TI\_RESERVED\_STATUS (MISC\_SERDES\_STATUS)

| Device Address: 0x1E Register Addr |                                                        | dress:0x8030 | Default: 0x0000                                                                                                                      |             |  |
|------------------------------------|--------------------------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| Bit(s)                             | Na                                                     | ame          |                                                                                                                                      | Description |  |
| 30.32816.13                        | RESERVED<br>HS_ADCGAINX2<br>STSRX[11]<br>(RXG)         |              | For TI use only.<br>HS Serdes ADCGAINX2 setting status.                                                                              |             |  |
| 30.32816.12                        | RESERVED<br>HS_ATTENUATOR<br>STSRX[10]<br>(RXG)        |              | For TI use only.<br>HS Serdes attenuator setting status.                                                                             |             |  |
| 30.32816.11:9                      | RESERVED<br>HS_RSVD_STATUS[2:0]<br>STSRX[7:5]<br>(RXG) |              | For TI use only.<br>HS Serdes reserve                                                                                                | RO          |  |
| 30.32816.8                         | RESERVED<br>HS_JOGSYNC STSRX[1]<br>(RXG)               |              | For TI use only.<br>HS Serdes Jog sync indicator. When high, indicates comma alignment is<br>achieved if comma detection is enabled. |             |  |
| 30.32816.7:4                       | RESERVED<br>LS_ODDCG[3:0]<br>(RXG)                     |              | For TI use only.<br>LS Serdes Odd code group indicator<br>[3] for Lane 3, [2] for Lane 2, [1] for Lane 1, [0] for Lane 0             |             |  |
| 30.32816.3:0                       | RESERVED<br>LS_SYNC[3:0]<br>(RXG)                      |              | For TI use only.<br>LS Serdes sync indicator<br>[3] for Lane 3, [2] for Lane 2, [1] for Lane 1, [0] for Lane 0                       |             |  |

### Table 84: TI\_RESERVED\_STATUS(VS\_HS\_SERDES\_STATUS\_1)

| Device Address: 0x1E Register Addr |                                                                                                                | ress:0x8031 Default: 0x0000 |                                                                                                     |                                                    |        |
|------------------------------------|----------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------|--------|
| Bit(s)                             | N                                                                                                              | ame                         | Description                                                                                         |                                                    | Access |
| 30.32817.15:14                     | RESERVED     For TI use only       HS_FINAL_AZCAL[1:0]     Final HS Serdes A       (RXG)     Final HS Serdes A |                             |                                                                                                     | AZCAL control                                      |        |
| 30.32817.13                        | RESERVED<br><mark>HS_FINAL_FIRUPT</mark><br>(RXG)                                                              |                             | For TI use only<br>Final HS Serdes Tx pre/post cursor filter update control                         |                                                    |        |
| 30.32817.12:8                      | RESERVED<br>HS_FINAL_TWPOST1[4:0]<br>(RXG)                                                                     |                             | For TI use only<br>Final Adjacent post cursor1 Tap weight. Selects TAP settings for TX<br>waveform. |                                                    | RO     |
| 30.32817.7:4                       | RESERVED<br>HS_FINAL_T<br>(RXG)                                                                                | WPRE[3:0]                   | For TI use only<br>Final Pre cursor T                                                               | ap weight. Selects TAP settings for TX waveform    |        |
| 30.32817.3:0                       | RESERVED<br>HS_FINAL_T<br>(RXG)                                                                                | WPOST2[3:0]                 | For TI use only<br>Final Adjacent po<br>waveform.                                                   | st cursor2 Tap weight. Selects TAP settings for TX |        |





### Table 85: TI\_RESERVED\_STATUS(VS\_HS\_SERDES\_STATUS\_2)

| Device Address: 0x1E Register Address |                                          | dress:0x8032    | Default: 0x0000                                                 |                        |        |
|---------------------------------------|------------------------------------------|-----------------|-----------------------------------------------------------------|------------------------|--------|
| Bit(s)                                | N                                        | ame             |                                                                 | Description            | Access |
| 30.32818.11                           | RESERVED<br>HS_FINAL_EI<br>(RXG)         | For TI use only |                                                                 | nable rx control value |        |
| 30.32818.10                           | RESERVED<br>HS_FINAL_ENTRACK<br>(RXG)    |                 | For TI use only<br>Final HS Serdes entrack value                |                        |        |
| 30.32818.9                            | RESERVED<br>HS_FINAL_EQHLD<br>(RXG)      |                 | For TI use only<br>Final HS Serdes F                            | QHLD value             | RO     |
| 30.32818.8:4                          | RESERVED<br>HS_FINAL_TWCRF[4:0]<br>(RXG) |                 | For TI use only<br>Final cursor reduction factor weights value. |                        |        |
| 30.32818.3:0                          | RESERVED<br>HS_FINAL_SV<br>(RXG)         | WING[3:0]       | For TI use only<br>Final Swing contr                            | ol value.              |        |

## Table 86: TI\_RESERVED\_STATUS(VS\_HS\_SERDES\_STATUS\_3)

| Device Address: 0x1E Register Add |                                             | dress:0x8033 | Default: 0x0000                                   |                              |        |
|-----------------------------------|---------------------------------------------|--------------|---------------------------------------------------|------------------------------|--------|
| Bit(s)                            | Name                                        |              |                                                   | Description                  | Access |
| 30.32819.11:10                    | RESERVED<br>HS_FINAL_BUSWIDTH[1:0]<br>(RXG) |              | For TI use only<br>Final HS Serdes BUSWIDTH value |                              |        |
| 30.32819.9:8                      | RESERVED<br>HS_FINAL_RATE_TX[1:0]<br>(RXG)  |              | For TI use only<br>Final HS Serdes TX RATE value  |                              | RO     |
| 30.32819.6:4                      | RESERVED<br>HS_FINAL_RA<br>(RXG)            | ATE_RX[2:0]  | For TI use only<br>Final HS Serdes F              | RX RATE value.               |        |
| 30.32819.3:0                      | RESERVED<br>HS_FINAL_PI<br>(RXG)            | LL_MULT[3:0] | For TI use only<br>Final HS Serdes F              | LL Multiplier control value. |        |

### Table 87: TI\_RESERVED\_STATUS(VS\_LS\_SERDES\_STATUS)

| Device Address: 0x1E Register Add |                                            | dress:0x8034 | Default: 0x0000                                   |                              |    |
|-----------------------------------|--------------------------------------------|--------------|---------------------------------------------------|------------------------------|----|
| Bit(s)                            | Name                                       |              |                                                   | Access                       |    |
| 30.32820.9:8                      | RESERVED<br>LS_FINAL_RATE_TX[1:0]<br>(RXG) |              | For TI use only<br>Final LS Serdes T              |                              |    |
| 30.32820.5:4                      | RESERVED<br>LS_FINAL_RATE_RX[1:0]<br>(RXG) |              | For TI use only<br>Final LS Serdes RX RATE value. |                              | RO |
| 30.32820.3:0                      | RESERVED<br>LS_FINAL_PL<br>(RXG)           | L_MULT[3:0]  | For TI use only<br>Final LS Serdes P              | LL Multiplier control value. |    |





### Table 88: TI\_RESERVED\_STATUS (MC\_STATUS)

| Device Address: 0x1E Register Add |                                        | dress:0x8035 | Default: 0x0000                           |                   |        |
|-----------------------------------|----------------------------------------|--------------|-------------------------------------------|-------------------|--------|
| Bit(s)                            | Name                                   |              |                                           | Description       | Access |
| 30.32821.7                        | RESERVED<br>MC_10GKR_L<br>(R)          | INK_STATUS   | For TI use only<br>MC 10GKR link s        | status.           |        |
| 30.32821.6                        | RESERVED<br>MC_1GKX_LINK_STATUS<br>(X) |              | For TI use only<br>MC 1GKX link status.   |                   |        |
| 30.32821.5                        | RESERVED<br>MC_10G_LINK_STATUS<br>(G)  |              | For TI use only<br>MC 10G link state      | 18 <mark>.</mark> | RO     |
| 30.32821.4                        | RESERVED<br>MC_LINK_STATUS<br>(RXG)    |              | For TI use only<br>MC output link status. |                   |        |
| 30.32821.3:0                      | RESERVED<br>MC_STATE[3:<br>(RXG)       | 0]           | For TI use only<br>Mode sequence st       | ate.              |        |

## Table 89: LATENCY\_MEASURE\_CONTROL<sup>5</sup>

| Device Address: 0x1E Register Add |                                          | lress:0x8040 Default: 0x0000 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                         |        |
|-----------------------------------|------------------------------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                            | Nai                                      | me                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Description                                                                                                                                                                             | Access |
| 30.32832.7:6                      | LATENCY_MEAS_STOP_SEL[1:<br>0]<br>(RXG)  |                              | Latency measurement stop point selection<br>00 = Selects LS RX as stop point (Default 2 'b00)<br>01 = Selects HS TX as stop point<br>1x = Selects external pin (PRTAD0) as stop point                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                         |        |
| 30.32832.5:4                      | LATENCY_MEAS_CLK_DIV[1:0<br>]<br>(RXG)   |                              | Latency measurement clock divide control. Valid only when bit 30.32832.2 is<br>0. Divides clock to needed resolution. Higher the divide value, lesser the<br>latency measurement resolution. Divider value should be chosen such that the<br>divided clock doesn't result in clock slower than the high speed byte clock.<br>00 = Divide by 1 (Default 2'b00) (Most Accurate Measurement)<br>01 = Divide by 2<br>10 = Divide by 4<br>11 = Divide by 8 (Longest Measurement Capability) |                                                                                                                                                                                         | RW     |
| 30.32832.3:2                      | LATENCY_MEAS_START_SEL[<br>1:0]<br>(RXG) |                              | 00 = Selects LS T $01 = Selects HS R$                                                                                                                                                                                                                                                                                                                                                                                                                                                  | nent start point selection<br>X as start point (Default 2'b00)<br>X as start point<br>nal pin (PRTAD0) as start point                                                                   |        |
| 30.32832.1                        | LATENCY_MEAS_EN<br>(RXG)                 |                              | Latency measurement enable<br>0 = Disable Latency measurement (Default 'b0)<br>1 = Enable Latency measurement                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                         |        |
| 30.32832.0                        | LATENCY_MEA<br>(RXG)                     | S_CLK_SEL                    | 0 = Selects VCO can be used to div                                                                                                                                                                                                                                                                                                                                                                                                                                                     | nent clock selection.<br>clock as per Latency measurement table. Bits 30.32832.5:4<br>ride this clock to achieve needed resolution. (Default 1'b0)<br>tive channel recovered byte clock |        |

## Table 90: LATENCY\_COUNTER\_2

| Bit(s) Name Description Access | Device Ad | dress: 0x1E | Register Ad | dress:0x8041 | Default: 0x0000 |        |
|--------------------------------|-----------|-------------|-------------|--------------|-----------------|--------|
|                                | Bit(s)    | Nai         | me          |              | Description     | Access |

<sup>5</sup> See Latency measurement procedure for more information





| Preliminary | Datasheet | <b>Revision 0.8</b> |
|-------------|-----------|---------------------|
|-------------|-----------|---------------------|

| 30.32833.15:1<br>2<br>30.32833.11:8 | LATENCY_MEAS_START_COM<br>MA[3:0]<br>(RXG)<br>LATENCY_MEAS_STOP_COM<br>MA[3:0] | Latency measurement start comma location status. "1" indicates start comma location found. If LS TX is selected as start point (30.32832.7 = 0), [3:0] indicates status for lane3, lane2, lane1, lane0. If HS RX is selected as start point (30.32832.7 = 1), [0] indicates status for data[9:0], [1] indicates status for data[19:10]. [3:2] is unused.<br>Reading this register will clear Latency stopwatch status specified in LATENCY_COUNTER_1 & LATENCY_COUNTER_2 registers. Below sequence of reads needs to be performed for accurate and repeat stopwatch measurements. See Latency measurement procedure more information.<br>READ 0x8041<br>READ 0x8042<br>Latency measurement stop comma location status. "1" indicates stop comma location found. If LS RX is selected as stop point (30.32832.6 = 0), [3:0] indicates status for lane3, lane2, lane1, lane0. If HS TX is selected as stop | RO/LH <sup>6</sup> |
|-------------------------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| 30.32833.4                          | (RXG)<br>LATENCY_MEAS_READY<br>(RXG)                                           | <ul> <li>point (30.32832.6 = 1), [0] indicates status for data[9:0], [1] indicates status for data[19:10]. [3:2] is unused.</li> <li>Latency measurement ready indicator</li> <li>0 = Indicates latency measurement not complete.</li> <li>1 = Indicates latency measurement is complete and value in latency measurement counter (LATENCY_MEAS_COUNT[19:0]) is ready to be read.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                    |
| 30.32833.3:0                        | LATENCY_MEAS_COUNT[19:1<br>6]<br>(RXG)                                         | Bits[19:16] of 20 bit wide latency measurement counter.<br>Latency measurement counter value represents the latency in number of clock<br>cycles. Each clock cycle is half of the period of the measurement clock as<br>determined by register 30.32832.5:4 and 30.32832.0. This counter will return<br>20'h00000 if it's read before rx comma is received. If latency is more than<br>20'hFFFFF clock cycles then this counter returns 20'hFFFFF.                                                                                                                                                                                                                                                                                                                                                                                                                                                       | COR <sup>6</sup>   |

## Table 91: LATENCY\_COUNTER\_1

| Device Address: 0x1E Register Add |                      | dress:0x8042                      | Default: 0x0000 |                                                                                                           |                  |
|-----------------------------------|----------------------|-----------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------|------------------|
| Bit(s)                            | Na                   | me                                | Description     |                                                                                                           | Access           |
| 30.32834.15:0                     | LATENCY_MEA<br>(RXG) | LATENCY_MEAS_COUNT[15:0]<br>(RXG) |                 | it wide latency measurement counter.<br>of reads needs to be performed for accurate and repeat<br>ements. | COR <sup>6</sup> |

## Table 92: TI\_RESERVED\_CONTROL (MISC\_DEBUG\_CONTROL)

| Device Add | Device Address: 0x1E Register Address:0x8050 |  | dress:0x8050 | 0x8050 Default: 0x0000 |        |  |
|------------|----------------------------------------------|--|--------------|------------------------|--------|--|
| Bit(s)     | Name                                         |  |              | Description            | Access |  |



<sup>&</sup>lt;sup>6</sup> Latency measurement counter value resets to 20'h00000 when this register is read. Start and Stop Comma (30.32833.15:12 & 30.32833.11:8) and count valid (30.32833.4) bits are also cleared when this register is read



**Preliminary Datasheet Revision 0.8** 

| 30.32848.3:0 | RESERVED<br>CH_DEBUG_SEL[3:0]<br>(RXG) | For TI use only (Default 4'b0000)<br>Debug Mux selection. Applicable only when 30.40960.4<br>(TOP_DEBUG_MUX_EN) is set. Selected signals sent out on<br>{LOSB, LS_OK_OUT_B, LOSA, LS_OK_OUT_A}. Channel can be<br>selected through 30.40960.5 (TOP_DEBUG_SEL)<br>0000 = {2'b00, los_overlay, ls_ok_out}<br>0001 = {qol_data_odd, qol_data_even, qol_strobe, qol_div2_clk}<br>0010 = {mc_seq_state}<br>0011 = {tx_invalid_char_ls_in, kx_invalid_char_ls_in,10g_rx_dec_err,<br>10g_tx_enc_err }<br>0100 = {kr_tp_err_live, kr_tp_state}<br>0110 = {kr_tp_err_live, kr_ty_state}<br>0110 = {kr_corr_err, kr_uncorr_err, kr_rx_dec_err, kr_tx_enc_err}<br>0111 = {kr_tx_xla_status, kr_tx_xla_state}<br>1000 = {ctc_ins_rx_1gkx, ctc_del_rx_1gkx, | RW |
|--------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|              |                                        | (TOP_DEBUG_MUX_EN) is set and CH_DEBUG_SEL[3:0] is 4'b1111. All<br>other selections reflect PRBS verification status as per 30.0.4:0<br>(PRBS_PASS_OVERLAY[4:0])                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    |

## Table 93: TRIGGER\_LOAD\_CONTROL

| Device Address: 0x1E Register Add |                                           | dress:0x8100 | Default: 0x0000                                                                                                                                                                                                          |                                                                                                                                                                                       |    |
|-----------------------------------|-------------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Bit(s)                            | Na                                        | ame          |                                                                                                                                                                                                                          | Description                                                                                                                                                                           |    |
| 30.33024.10:3                     | RESERVED<br>MC_SM_OVERRIDE[10:3]<br>(RXG) |              | Override controls<br>1 = Enable overrid<br>(30.33025[10:3])<br>0 = Normal opera<br>[3] – MC mode_1<br>[4] – MC mode_1<br>[5] – MC mode_1<br>[6] – MC mode_a<br>[7] – MC mode_a<br>[8] – MC link stat<br>[9] – MC disable | tion<br>Og override control<br>gkx override control<br>Ogkr override control                                                                                                          | RW |
| 30.33024.2                        | DEFAULT_TX_LOAD_TRIGG<br>ER<br>(RXG)      |              | 1 = Trigger loadir<br>0 = Normal opera<br>This bit needs to b                                                                                                                                                            | DEFAULT_TX_TRIGGER_EN is HIGH<br>ng default HS TX setting values<br>tion (Default 1'b0)<br>pe written HIGH and then LOW to load the HS Tx default<br>e when Link training is enabled. |    |





## TLK10232 Dual Channel Multi-Rate Transceiver Preliminary Datasheet Revision 0.8

|               |                     | For TI use only (Default 2'b00)                             |
|---------------|---------------------|-------------------------------------------------------------|
|               |                     | Override controls for MC Sequence SM.                       |
|               | RESERVED            | 1 = Enable override value specified in MC_SM_OVERRIDE_VALUE |
| 30.33024.10:0 | MC_SM_OVERRIDE[1:0] | (30.33025[1:0]) for respective bit                          |
|               | (RXG)               | 0 = Normal operation                                        |
|               |                     | [0] – MC hw dp reset override control                       |
|               |                     | [1] – MC hw aneg reset override control                     |

## Table 94: TRIGGER\_EN\_CONTROL

| Device Address: 0x1E Register Add |                                                                                                                                    | dress:0x8101 | Default: 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                    |    |
|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Bit(s)                            | Na                                                                                                                                 | nme          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Description                                                                                                                                        |    |
| 30.33025.10:3                     | RESERVED<br>MC_SM_OVERRIDE_VAL[10:<br>3]<br>(RXG)                                                                                  |              | For TI use only (Default 11'b0000000000)<br>Override controls for MC Sequence SM. Applicable only if respective control<br>bit in MC_SM_OVERRIDE[10:8] is set<br>[0] – MC hw dp reset override value<br>[1] – MC hw aneg reset override value<br>[2] – MC hw lt reset override value<br>[3] – MC mode_10g override value<br>[4] – MC mode_1gkx override value<br>[5] – MC mode_10gkr override value<br>[6] – MC mode_1t override value<br>[7] – MC mode_aneg override value<br>[8] – MC link status override value<br>[9] – MC disable aneg clk override value |                                                                                                                                                    | RW |
| 30.33025.2                        | DEFAULT_TX<br>(RXG)                                                                                                                | TRIGGER_EN   | 1 = Enable loading of Tx default values through<br>DEFAULT_TX_LOAD_TRIGGER<br>0 = Normal operation (Default 1'b0)                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                    |    |
| 30.33025.1:0                      | RESERVED     For TI use only (<br>Override control       MC_SM_OVERRIDE_VAL[1:0]     bit in MC_SM_C       (RXG)     [0] – MC hw dp |              | bit in MC_SM_O<br>[0] – MC hw dp i                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Default 2'b00)<br>for MC Sequence SM. Applicable only if respective control<br>VERRIDE[1:0] is set<br>reset override value<br>reset override value |    |

### Table 95: TI\_RESERVED\_CONTROL (DEEP\_LOCAL\_LPBK\_HS\_CONTROL)

| Device Address: 0x1E Register Add |                                                    | dress:0x8102 Default: 0xF280 |                                                                                                                                                                                                                                                                                                                                      |                                                                                                |        |
|-----------------------------------|----------------------------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--------|
| Bit(s)                            | Na                                                 | ime                          |                                                                                                                                                                                                                                                                                                                                      | Description                                                                                    | Access |
| 30.33026.15                       | RESERVED<br>DEEP_LOC_LPBK_HS_EN<br>(RXG)           |                              | For TI use only (Default 1'b1)<br>HS Serdes value control during deep local loopback mode,<br>1 = Set HS serdes control values specified in 30.33026.14:0 as default when<br>deep local loopback is enabled<br>0 = HS serdes control values are set through link training (if enabled) or<br>through HS SERDES CONTROL 1/2 registers |                                                                                                | RW     |
| 30.33026.14:12                    | RESERVED<br>DEEP_LOC_HS_EQPRE[2:0]<br>(RXG)        |                              | For TI use only (Default 3'b111)<br>Applicable when DEEP_LOC_LPBK_HS_EN is set. Consists of HS EQPRE<br>value during Deep local loopback.                                                                                                                                                                                            |                                                                                                |        |
| 30.33026.11:10                    | RESERVED<br>DEEP_LOC_HS_CDRFMULT[1<br>:0]<br>(RXG) |                              |                                                                                                                                                                                                                                                                                                                                      | Default 2'b00)<br>DEEP_LOC_LPBK_HS_EN is set. Consists of HS<br>ue during Deep local loopback. |        |
| 30.33026.9:8                      | RESERVED<br>DEEP_LOC_HS_CDRTHR[1:0]<br>(RXG)       |                              | <b>*</b> *                                                                                                                                                                                                                                                                                                                           | Default 2'b10)<br>DEEP_LOC_LPBK_HS_EN is set. Consists of HS<br>luring Deep local loopback.    |        |





| Preliminary Datasheet Revision 0. | 8 |
|-----------------------------------|---|
|-----------------------------------|---|

| 30.33026.7:6 | RESERVED<br>DEEP_LOC_HS_AGCCTRL[1:0<br>]<br>(RXG) | For TI use only (Default 2'b10)<br>Applicable when DEEP_LOC_LPBK_HS_EN is set. Consists of HS<br>AGCCTRL value during Deep local loopback.  |
|--------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 30.33026.5   | RESERVED<br>DEEP_LOC_HS_ENTRACK<br>(RXG)          | For TI use only (Default 1'b0)<br>Applicable when DEEP_LOC_LPBK_HS_EN is set. Consists of HS<br>ENTRACK value during Deep local loopback.   |
| 30.33026.4   | RESERVED<br>DEEP_LOC_HS_H1CDRMODE<br>(RXG)        | For TI use only (Default 1'b0)<br>Applicable when DEEP_LOC_LPBK_HS_EN is set. Consists of HS<br>H1CDRMODE value during Deep local loopback. |
| 30.33026.3   | RESERVED<br>DEEP_LOC_PK_DISABLE<br>(RXG)          | For TI use only (Default 1'b0)<br>Applicable when DEEP_LOC_LPBK_HS_EN is set. Consists of PK<br>DISABLE value during Deep local loopback.   |
| 30.33026.2   | RESERVED<br>DEEP_LOC_EQHLD<br>(RXG)               | For TI use only (Default 1'b0)<br>Applicable when DEEP_LOC_LPBK_HS_EN is set. Consists of EQHLD<br>value during Deep local loopback.        |
| 30.33026.1:0 | RESERVED<br>DEEP_LOC_HS_AZCAL[1:0]<br>(RXG)       | For TI use only (Default 2'b00)<br>Applicable when DEEP_LOC_LPBK_HS_EN is set. Consists of HS<br>AZCAL value during Deep local loopback.    |





Below registers can be accessed directly through Clause 45 and indirectly through Clause 22. Contains device specific debug control/status registers and not implemented per channel basis (i.e. same physical register accessed irrespective of channel addressed)

| Device Address: 0x1E Register Addre |                                          | ess:0xA000 | Default: 0x0000                                                                                                                                                                                                                                                                                                                                      |                                                                                                          |        |
|-------------------------------------|------------------------------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                              | N                                        | ame        |                                                                                                                                                                                                                                                                                                                                                      | Description                                                                                              | Access |
| 30.40960.11:8                       | RESERVED<br>:8 DEBUG_SPARE[3:0]<br>(RXG) |            |                                                                                                                                                                                                                                                                                                                                                      | For TI use only. (Default 4'b0000)<br>Reserved spare control bits. For future debug purpose if required. |        |
| 30.40960.5                          | RESERVED<br>TOP_DEBUG_SEL<br>(RXG)       |            | For TI use only. (Default 1'b0)<br>Debug select bits to select internal status signals to be reflected on<br>PRBS_PASS, LS_OK_OUT_* and LOS* pins. Valid only when<br>TOP_DEBUG_MUX_EN is 1.<br>0 = PRBS_PASS, LS_OK_OUT_A/B and LOSA/B reflect status from<br>Channel A<br>1 = PRBS_PASS, LS_OK_OUT_A/B and LOSA/B reflect status from<br>Channel B |                                                                                                          | RW     |
| 30.40960.4                          | RESERVED<br>TOP_DEBUG_MUX_EN<br>(RXG)    |            | For TI use only. (Default 1'b0)<br>0 = PRBS_PASS, LS_OK_OUT and LOS pins do not reflect internal debug<br>status signals.<br>1 = Enable internal debug status signals to be reflected on PRBS_PASS,<br>LS_OK_OUT and LOS pins                                                                                                                        |                                                                                                          |        |
| 30.40960.0                          | RESERVED<br>EFUSE_AL_EN<br>(RXG)         |            | For TI use only.<br>When set, Re-er<br>to complete Aut                                                                                                                                                                                                                                                                                               | nables EFUSE Auto load function. Needs to set back to LOW                                                |        |

## Table 96: TI\_RESERVED\_CONTROL (MISC\_CONTROL)

## Table 97: TI\_RESERVED\_STATUS (DIE\_ID\_7)

| Device Address: 0x1E Register Address: |                                      | Register Address: 0xA010                            | Default: 0x0000           |        |
|----------------------------------------|--------------------------------------|-----------------------------------------------------|---------------------------|--------|
| Bit(s)                                 | Name                                 |                                                     | Description               | Access |
| 30.40976.15:0                          | RESERVED<br>DIE_ID[127:112]<br>(RXG) | For TI use only.<br>Bits [127:112] of the Die ID. U | Jnique TI DIE identifier. | RO     |

### Table 98: TI\_RESERVED\_STATUS (DIE\_ID\_6)

| Device Address: 0x1E Register Address: 0xA011 |                                     | Register Address: 0xA011                            | Default: 0x0000          |    |
|-----------------------------------------------|-------------------------------------|-----------------------------------------------------|--------------------------|----|
| Bit(s)                                        | Name                                |                                                     | Description              |    |
| 30.40977.15:0                                 | RESERVED<br>DIE_ID[111:96]<br>(RXG) | For TI use only.<br>Bits [111:96] of the Die ID. Un | nique TI DIE identifier. | RO |

### Table 99: TI\_RESERVED\_STATUS (DIE\_ID\_5)

| Device Ad | evice Address: 0x1E Register Address: 0xA012 |  | Default: 0x0000 |        |
|-----------|----------------------------------------------|--|-----------------|--------|
| Bit(s)    | Name                                         |  | Description     | Access |





**Preliminary Datasheet Revision 0.8** 

| 30.40978.15:0 | RESERVED<br>DIE_ID[95:80]<br>(RXG) | For TI use only.<br>Bits [95:80] of the Die ID. Unique TI DIE identifier. | RO |
|---------------|------------------------------------|---------------------------------------------------------------------------|----|
|---------------|------------------------------------|---------------------------------------------------------------------------|----|

### Table 100: TI\_RESERVED\_STATUS (DIE\_ID\_4)

| Device Ad     | ldress: 0x1E                       | Register Address: 0xA013                            | Default: 0x0000        |        |
|---------------|------------------------------------|-----------------------------------------------------|------------------------|--------|
| Bit(s)        | Name                               |                                                     | Description            | Access |
| 30.40979.15:0 | RESERVED<br>DIE_ID[79:64]<br>(RXG) | For TI use only.<br>Bits [79:64] of the Die ID. Uni | que TI DIE identifier. | RO     |

### Table 101: TI\_RESERVED\_STATUS (DIE\_ID\_3)

| Device Address: 0x1E Register Address: 0xA014 |                                    | Register Address: 0xA014                            | Default: 0x0000        |        |
|-----------------------------------------------|------------------------------------|-----------------------------------------------------|------------------------|--------|
| Bit(s)                                        | Name                               |                                                     | Description            | Access |
| 30.40980.15:0                                 | RESERVED<br>DIE_ID[63:48]<br>(RXG) | For TI use only.<br>Bits [63:48] of the Die ID. Uni | que TI DIE identifier. | RO     |

### Table 102: TI\_RESERVED\_STATUS (DIE\_ID\_2)

| Device Ad     | dress: 0x1E                        | Register Address: 0xA015                            | Default: 0x0000        |        |
|---------------|------------------------------------|-----------------------------------------------------|------------------------|--------|
| Bit(s)        | Name                               |                                                     | Description            | Access |
| 30.40981.15:0 | RESERVED<br>DIE_ID[47:32]<br>(RXG) | For TI use only.<br>Bits [47:32] of the Die ID. Uni | que TI DIE identifier. | RO     |

### Table 103: TI\_RESERVED\_STATUS (DIE\_ID\_1)

| Device Ad     | ldress: 0x1E                       | Register Address: 0xA016                            | Default: 0x0000        |        |
|---------------|------------------------------------|-----------------------------------------------------|------------------------|--------|
| Bit(s)        | Name                               |                                                     | Description            | Access |
| 30.40982.15:0 | RESERVED<br>DIE_ID[31:16]<br>(RXG) | For TI use only.<br>Bits [31:16] of the Die ID. Uni | que TI DIE identifier. | RO     |

### Table 104: TI\_RESERVED\_STATUS (DIE\_ID\_0)

| Device Ad     | dress: 0x1E                       | Register Address: 0xA017                            | Default: 0x0000       |        |
|---------------|-----------------------------------|-----------------------------------------------------|-----------------------|--------|
| Bit(s)        | Name                              |                                                     | Description           | Access |
| 30.40983.15:0 | RESERVED<br>DIE_ID[15:0]<br>(RXG) | For TI use only.<br>Bits [15:0] of the Die ID. Uniq | ue TI DIE identifier. | RO     |

## Table 105: TI\_RESERVED\_STATUS (MISC\_STATUS)

| Device Address: 0x1E Register Address: 0xA018 | Default: 0x0000 |
|-----------------------------------------------|-----------------|
|-----------------------------------------------|-----------------|





## **TLK10232 Dual Channel Multi-Rate Transceiver Preliminary Datasheet Revision 0.8**

| Bit(s)       | Name                                    | Description                                                                                                                                         | Access |
|--------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| 30.40984.9   | RESERVED<br>EFC_READY<br>(RXG)          | For TI use only.<br>When high, indicates that EFUSE autoload operation has completed                                                                |        |
| 30.40984.8:4 | RESERVED<br>EFUSE_ERROR[4:0]<br>(RXG)   | For TI use only.<br>Efuse error bus. Updated when EFC_READY goes high or when instruction is<br>complete. Non-zero value indicates error condition. | RO     |
| 30.40984.3:0 | RESERVED<br>DEVICE_REV_ID[3:0]<br>(RXG) | For TI use only.<br>4 bit device revision identifier.                                                                                               |        |

#### Table 106: TI\_RESERVED\_CONTROL (STCI\_CFG\_CONTROL)

| Device A     | .ddress: 0x01                                   | Register Add | lress:0xA116                                                                   | Default: 0x0000                                                                                                                                                                                                |        |
|--------------|-------------------------------------------------|--------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)       | Nan                                             | ne           |                                                                                | Description                                                                                                                                                                                                    | Access |
| 30.41238.9   | RESERVED                                        |              | type selected thro<br>0 = STCI connect<br>simultaneously)                      | Default 1'b0)<br>TCI chain is connected between 2 macros for the macro<br>ugh STCI_MAC_CFG<br>ed in parallel (All macros can be configured<br>ed serially (Macro A -> Macro B)                                 |        |
| 30.41238.8   | RESERVED<br>STCI_MAC_CFG<br>(RXG)               |              | For TI use only. (                                                             |                                                                                                                                                                                                                |        |
| 30.41238.6   | RESERVED<br>STCI_CLK_ENABLE<br>(RXG)            |              | For TI use only. (<br>STCI clock contro<br>0 = Disable STCI<br>1 = Enable STCI | ol in functional mode<br>clock                                                                                                                                                                                 | RW     |
| 30.41238.5:4 | RESERVED<br><mark>STCI_CFG[1:0]</mark><br>(RXG) |              | chain until writin                                                             | l<br>interface<br>ture<br>s register bits does not actually cause shifting of the STCI<br>g to the register STCI_D occurs. Writing 11 to this register<br>edge on the SERDES STCICLK along with a 2'b11 on the | 1      |
| 30.41238.3:0 | RESERVED<br>STCI_SHIFT_COU<br>(RXG)             | JNT[3:0]     |                                                                                | ifts performed on the register STCI_D and STCI_Q.<br>ults in shifting all 16 bits specified in registers STCI_D and<br>4'b0000)                                                                                |        |

### Table 107: TI\_RESERVED\_CONTROL (STCI\_D\_CONTROL)

| Device Address: 0x1E |                                   | Register Address:0xA117                                                                   | Register Address:0xA117 Default: 0x0000                                                                                                                                                                                                                                     |    |
|----------------------|-----------------------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Bit(s)               | Name                              |                                                                                           | Description                                                                                                                                                                                                                                                                 |    |
| 30.41239.15:0        | RESERVED<br>STCI_D[15:0]<br>(RXG) | SERDES STCI chain, LSB firs<br>the value of STCI_SHIFT_CO<br>shifted out of the SERDES ST | the STCI_D[15:0] to be shifted into the<br>t, until the number of bits shifted equals to<br>UNT[3:0] in the STCI_CFG_CONTROL register. The data<br>CI chain is stored in the register STCI_Q. Reading of this<br>register, and does not cause the STCI chain to be shifted. | RW |





## Table 108: (STCI\_QA\_STATUS)

| Device Address: 0x01 |                                                 | Register Address:0xA118                                                                                                                                                                                                          | Default: 0x0000                                                                                                                                                                                                                                                                  |    |
|----------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Bit(s)               | Name                                            |                                                                                                                                                                                                                                  | Description                                                                                                                                                                                                                                                                      |    |
| 30.41240.15:0        | RESERVED<br><mark>STCI_QA[15:0]</mark><br>(RXG) | macro selected through STCL<br>this register returns the bits shi<br>STCI chain from the last shifti<br>STCI_SHIFT_COUNT[3:0] in<br>of the SERDES STCI chain is<br>always stored at the MSB of<br>this register (STCI_QA[0]). Fo | ng operation. The number of bits valid equals to the value of<br>the STCI_CFG_CONTROL register. The first bit shifted out<br>stored at the LSB of this register and the last bit shifted out is<br>r example, if there are 14 bits shifted out,<br>ERDES STCI chain is stored at | RO |

#### Table 109: (STCI\_QB\_STATUS)

| Device Address: 0x01 |                                                 | Register Address:0xA119                                                                                                                                                                                                          | Default: 0x0000                                                                                                                                                                                                                                                                   |    |  |
|----------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--|
| Bit(s)               | Name                                            |                                                                                                                                                                                                                                  | Description                                                                                                                                                                                                                                                                       |    |  |
| 30.41241.15:0        | RESERVED<br><mark>STCI_QB[15:0]</mark><br>(RXG) | macro selected through STCL<br>this register returns the bits shi<br>STCI chain from the last shifti<br>STCI_SHIFT_COUNT[3:0] in<br>of the SERDES STCI chain is<br>always stored at the MSB of<br>this register (STCI_QA[0]). Fo | ng operation. The number of bits valid equals to the value of<br>the STCI_CFG_CONTROL register. The first bit shifted out<br>stored at the LSB of this register and the last bit shifted out is<br>or example, if there are 14 bits shifted out,<br>ERDES STCI chain is stored at | RO |  |





## **PMA/PMD REGISTERS**

Below registers (except link training related) can be accessed only in Clause 45 mode and with device address field set to 0x01 (DA[4:0] = 5'b00001).

NOTE: Link training registers can also be accessed in Clause 22 mode using indirect address method and in Clause 45 mode with device address field set to 0x1E (DA[4:0] = 5'b11110). Link training registers are also applicable in 10G and 1GKX modes.

### Table 110: PMA\_CONTROL\_1

| Device Address: 0x01 Register |                   | Register Ad | dress: 0x0000 Default: 0x0000                                                                                                                                                                                          |             |                    |
|-------------------------------|-------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------|
| Bit(s)                        | Name              |             |                                                                                                                                                                                                                        | Description |                    |
| 1.0.15                        | RESET<br>(RX)     |             | <ul> <li>1 = Global reset. Resets datapath and MDIO registers of all channels.</li> <li>Equivalent to asserting RESET_N.</li> <li>0 = Normal operation (Default 1'b0)</li> </ul>                                       |             | RW/SC <sup>7</sup> |
| 1.0.11                        | POWERDOWN<br>(RX) |             | 1 = Enable power down mode<br>0 = Normal operation (Default 1'b0)                                                                                                                                                      |             | RW                 |
| 1.0.0                         | LOOPBACK<br>(RX)  |             | 1 = Enables loopback on HS side. LS data traverses through entire Tx<br>datapath excluding HS serdes and will be available at LS output side Same as<br>shallow local loopback.<br>0 = Normal operation (Default 1'b0) |             | RW                 |

## Table 111: PMA\_STATUS\_1

| Device Address: 0x01 Register Addr |                           | dress: 0x0001 | Default: 0x0002                                                                       |             |       |
|------------------------------------|---------------------------|---------------|---------------------------------------------------------------------------------------|-------------|-------|
| Bit(s)                             | Name                      |               |                                                                                       | Description |       |
| 1.1.7                              | FAULT<br>(RX)             |               | 1 = Fault conditio<br>0 = No fault cond<br>This bit is cleared<br>1.8 is read.        | RO          |       |
| 1.1.2                              | RX_LINK<br>(RX)           |               | 1 = Receive link is up<br>0 = Receive link is down                                    |             | RO/LL |
| 1.1.1                              | LOW_POWER_ABILITY<br>(RX) |               | Always reads 1.<br>1 = Supports low power mode<br>0 = Does not support low power mode |             | RO    |

#### Table 112: PMA\_DEV\_IDENTIFIER\_1

| Device Address: 0x01 Regist |                               | Register Ad | dress: 0x0002 | Default: 0x4000                                                                 |        |
|-----------------------------|-------------------------------|-------------|---------------|---------------------------------------------------------------------------------|--------|
| Bit(s)                      | Nai                           | Name        |               | Description                                                                     | Access |
| 1.2.15:0                    | DEV_IDENTIFIER[31:16]<br>(RX) |             |               | unique device identifier. See Table 114: UNIQUE DEVICE identifier code details. | RO     |

## Table 113: PMA\_DEV\_IDENTIFIER\_2

| Device Address: 0x01         Register Address: 0x0003         Default: 0x5100 |
|-------------------------------------------------------------------------------|
|-------------------------------------------------------------------------------|

<sup>7</sup> After reset bit is set to one, it automatically sets itself back to zero on the next MDC clock cycle.





## TLK10232 Dual Channel Multi-Rate Transceiver Preliminary Datasheet Revision 0.8

| Bit(s)   | Name                         | Description                                                                                                    | Access |
|----------|------------------------------|----------------------------------------------------------------------------------------------------------------|--------|
| 1.3.15:0 | DEV_IDENTIFIER[15:0]<br>(RX) | 16 LSB of 32 bit unique device identifier. See Table 114: UNIQUE DEVICE IDENTIFIER for identifier code details | RO     |

### **Table 114: UNIQUE DEVICE IDENTIFIER<sup>8</sup>**

| Register address | Value                   | Description                               |
|------------------|-------------------------|-------------------------------------------|
| 1.2.15:0         | 16'b0100_0000_0000_0000 | OUI[3-18]                                 |
| 1.3.15:10        | 6'b010100               | OUI[19-24]                                |
| 1.3.9:4          | 6'b010000               | 6-bit Manufacturer device model number    |
| 1.3.3:0          | 4'b0000                 | 4-bit Manufacturer device revision number |

### Table 115: PMA\_SPEED\_ABILITY

| Device Address: 0x01 Register Addr |                   | dress: 0x0004 | Default: 0x0011                                                                                       |  |        |
|------------------------------------|-------------------|---------------|-------------------------------------------------------------------------------------------------------|--|--------|
| Bit(s)                             | Name              |               | Description                                                                                           |  | Access |
| 1.4.4                              | SPEED_1G<br>(RX)  |               | Always reads 1.<br>1 = Capable of operating at 1000 Mb/s<br>0 = Not capable of operating at 1000 Mb/s |  | PO     |
| 1.4.0                              | SPEED_10G<br>(RX) |               | Always reads 1.<br>1 = Capable of operating at 10 Gb/s<br>0 = Not capable of operating at 10 Gb/s     |  | RO     |

## Table 116: PMA\_DEV\_PACKAGE\_1

| Device Address: 0x01 Register Addr |                         | dress: 0x0005 | Default: 0x000B                                                                                 |                                                                                                                         |        |
|------------------------------------|-------------------------|---------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                             | Name                    |               | Description                                                                                     |                                                                                                                         | Access |
| 1.5.3                              | PCS_PRESENT<br>(RX)     |               | Always reads 1.<br>1 = PCS present is<br>0 = PCS not presen                                     |                                                                                                                         |        |
| 1.5.1                              | PMA_PMD_PRESENT<br>(RX) |               | Always reads 1.<br>1 = PMA/PMD present in the package<br>0 = PMA/PMD not present in the package |                                                                                                                         | RO     |
| 1.5.0                              | CL22_PRESENT<br>(RX)    | _             |                                                                                                 | Always reads 1.<br>1 = Clause 22 registers present in the package<br>0 = Clause 22 registers not present in the package |        |

### Table 117: PMA\_DEV\_PACKAGE\_2

| Device Address: 0x01 Register Add |      | dress: 0x0006 | Default: 0x4000 |             |  |  |
|-----------------------------------|------|---------------|-----------------|-------------|--|--|
| Bit(s)                            | Name |               |                 | Description |  |  |

<sup>&</sup>lt;sup>8</sup> The identifier code is composed of bits 3-24 of 25-bit organizationally unique identifier (OUI) assigned to Texas Instruments by IEEE. The 6-bit Manufacturer device model number is unique to TLK10232. The 4-bit Manufacturer device revision number denotes the current revision of TLK10232.





## TLK10232 Dual Channel Multi-Rate Transceiver Preliminary Datasheet Revision 0.8

| 1.6.15 | VS_DEV2_PRESENT<br>(RX) | Always reads 0.<br>1 = Vendor specific device 2 present in the package<br>0 = Vendor specific device 2 not present in the package | RO |
|--------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------|----|
| 1.6.14 | VS_DEV1_PRESENT<br>(RX) | Always reads 1.<br>1 = Vendor specific device 1 present in the package<br>0 = Vendor specific device 1 not present in the package | RO |

## Table 118: PMA\_STATUS\_2

| Device Address: 0x01 Register |                            | Register Ado             | dress: 0x0008                                                                                                                                          | Default: 0xB00                                                                                                           | 0      |
|-------------------------------|----------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                        | Nat                        | me                       |                                                                                                                                                        | Description                                                                                                              | Access |
| 1.8.15:14                     | DEV_PRESENT<br>(RX)        |                          | Always reads 2'b10<br>0x = No device responding at this address<br>10 = Device responding at this address<br>11 = No device responding at this address |                                                                                                                          | RO     |
| 1.8.13                        | TX_FAULT_ABILITY<br>(RX)   |                          | Always reads 1'b1.<br>1 = Able to detect fault condition on Tx path<br>0 = Not able to detect fault condition on Tx path                               |                                                                                                                          | RO     |
| 1.8.12                        | RX_FAULT_ABI<br>(RX)       | RX_FAULT_ABILITY<br>(RX) |                                                                                                                                                        | Always reads 1'b1.<br>1 = Able to detect fault condition on Rx path<br>0 = Not able to detect fault condition on Rx path |        |
| 1.8.11                        | TX_FAULT<br>(RX)           | _                        |                                                                                                                                                        | on detected on transmit path<br>ition detected on transmit path                                                          | RO/LH  |
| 1.8.10                        | RX_FAULT<br>(RX)           |                          | 1 = Fault condition detected on receive path<br>0 = No fault condition detected on receive path                                                        |                                                                                                                          | RO/LH  |
| 1.8.8                         | TX_DISABLE_ABILITY<br>(RX) |                          | Always reads 1'b0.<br>1 = Able to perform transmit disable function<br>0 = Not able to perform transmit disable function                               |                                                                                                                          | RO     |

## Table 119: PMA\_RX\_SIGNAL\_DET\_STATUS

| Device Address: 0x01 Register A |                       | Register Add | lress: 0x000A | Default: 0x0000                              |        |
|---------------------------------|-----------------------|--------------|---------------|----------------------------------------------|--------|
| Bit(s)                          | Nai                   | me           |               | Description                                  | Access |
| 1.10.0                          | RX_SIGNAL_DET<br>(RX) |              |               | ed on serial Rx pins<br>ed on serial Rx pins | RO     |

#### Table 120: PMA\_EXTENDED\_ABILITY

| Device Address: 0x01 Register Addr |                    | lress: 0x000B | Default: 0x0050                                              |    |        |
|------------------------------------|--------------------|---------------|--------------------------------------------------------------|----|--------|
| Bit(s)                             | Name               |               | Description                                                  |    | Access |
| 1.11.6                             | KX_ABILITY<br>(RX) |               | Always reads 1'b<br>1 = Able to perfor<br>0 = Not able to pe | RO |        |
| 1.11.4                             | KR_ABILITY<br>(RX) |               | Always reads 1'b<br>1 = Able to perfor<br>0 = Not able to pe | RO |        |





## Table 121: LT\_TRAIN\_CONTROL

| Device Address: 0x01 Register Add |                             | lress: 0x0096 Default: 0x0002 |                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                      |        |  |  |
|-----------------------------------|-----------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--|--|
| Bit(s)                            | Na                          | me                            | Description                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                      | Access |  |  |
| 1.150.1 /<br>30.150.1             | LT_TRAINING_ENABLE<br>(RXG) |                               | 1 = Enable start-up protocol as per 10GKR standard(Default 1'b1)<br>0 = Disable start-up protocol<br>This bit should be set to HIGH for autotrain mode to function correctly<br>When set, requires override bits specified in<br>VS_SERDES_CFG_OVERRIDE_CTRL register to be set in order for full<br>control of SERDES macros through MDIO |                                                                                                                                                                                                                                                      | RW     |  |  |
| 1.150.0 /<br>30.150.0             | LT_RESTART_T<br>(RXG)       | RAINING                       | 0 = Normal operaSince this is the la                                                                                                                                                                                                                                                                                                       | control of SERDES macros through MDIO<br>1 = Reset link/auto train<br>0 = Normal operation (Default 1'b0)<br>Since this is the last bit of the MDIO write transaction, when set, it gets<br>cleared at the first mdio clock in the next transaction. |        |  |  |

## Table 122: LT\_TRAIN\_STATUS

| Device Address: 0x01 Register Addr |                            | dress: 0x0097 | Default: 0x0000                             | )                                              |        |  |
|------------------------------------|----------------------------|---------------|---------------------------------------------|------------------------------------------------|--------|--|
| Bit(s)                             | Name                       |               | Description                                 |                                                | Access |  |
| 1.151.3 /                          | LT_TRAINING_FAIL           |               | 1 = Training failu                          |                                                |        |  |
| 30.151.3                           | (RXG)                      |               | 0 = Training failu                          |                                                |        |  |
| 1.151.2 /<br>30.151.2              | LT_START_PROTOCOL<br>(RXG) |               | 1 = Start up proto $0 = $ Start up proto    |                                                |        |  |
| 1.151.1 /                          | LT_FRAME_LOCK              |               | 1 = Training frame delineation detected     |                                                | RO     |  |
| 30.151.1                           | (RXG)                      |               | 0 = Training frame delineation not detected |                                                |        |  |
| 1.151.0 /                          | LT_RX_STATUS               | LT_RX_STATUS  |                                             | 1 = Receiver trained and ready to receive data |        |  |
| 30.151.0                           | (RXG)                      |               |                                             | 0 = Receiver training in progress              |        |  |

## Table 123: LT\_LINK\_PARTNER\_CONTROL

| Device Address: 0x01 Register Ad |                           | dress: 0x0098 Default: 0x0000 |                                                                                     | 000         |        |
|----------------------------------|---------------------------|-------------------------------|-------------------------------------------------------------------------------------|-------------|--------|
| Bit(s)                           | Nai                       | me                            |                                                                                     | Description | Access |
| 1.152.13 /<br>30.152.13          |                           |                               | 1 = KR preset coefficients<br>0 = Normal operation                                  |             | RO     |
| 1.152.12 /<br>30.152.12          | LT_LP_INITIALIZE<br>(RXG) |                               | 1 = Initialize KR coefficients<br>0 = Normal operation                              |             |        |
| 1.152.9:8 /<br>30.152.9:8        | LT_LP_COEFF_SWG<br>(RXG)  |                               | Swing update<br>11 = Reserved<br>01 = Increment<br>10 = Decrement<br>00 = Hold      |             |        |
| 1.152.7:6 /<br>30.152.7:6        | LT_LP_COEFF_F<br>(RXG)    | 282                           | Post2 tap control<br>11 = Reserved<br>01 = Increment<br>10 = Decrement<br>00 = Hold | update      |        |





**Preliminary Datasheet Revision 0.8** 

| 1.152.5:4 /<br>30.152.5:4 | LT_LP_COEFF_P1<br>(RXG) | Coefficient K(+1) update<br>11 = Reserved<br>01 = Increment<br>10 = Decrement |  |
|---------------------------|-------------------------|-------------------------------------------------------------------------------|--|
|                           |                         | 00 = Hold                                                                     |  |
|                           |                         | Coefficient K(0) update                                                       |  |
| 1.152.3:2 /               | LT_LP_COEFF_0<br>(RXG)  | 11 = Reserved                                                                 |  |
| 30.152.3:2                |                         | 01 = Increment                                                                |  |
|                           |                         | 10 = Decrement                                                                |  |
|                           |                         | 00 = Hold                                                                     |  |
|                           |                         | Coefficient K(-1) update                                                      |  |
| 1.152.1:0/                | LT LP COEFF M1          | 11 = Reserved                                                                 |  |
| 30.152.1:0                | (RXG)                   | 01 = Increment                                                                |  |
| 50.152.1.0                | (KAU)                   | 10 = Decrement                                                                |  |
|                           |                         | 00 = Hold (Default 2'b00)                                                     |  |

#### Table 124: LT\_LINK\_PARTNER\_STATUS

| Device Address: 0x01      |                               | Register Ad | dress: 0x0099                                                                         | Default: 0x0000                                                                           |        |
|---------------------------|-------------------------------|-------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--------|
| Bit(s)                    | Na                            | me          |                                                                                       | Description                                                                               | Access |
| 1.153.15 /<br>30.153.15   | LT_LP_RX_REA<br>(RXG)         | DY          | receive data                                                                          | as determined that training is complete and prepared to requesting that training continue |        |
| 1.153.9:8 /<br>30.153.9:8 | LT_LP_COEFF_SWG_STAT<br>(RXG) |             | Swing update<br>11 = Maximum<br>01 = Updated<br>10 = Minimum<br>00 = Not updated      |                                                                                           |        |
| 1.153.7:6 /<br>30.153.7:6 | LT_LP_COEFF_PS2_STAT<br>(RXG) |             | Post2 tap control<br>11 = Maximum<br>01 = Updated<br>10 = Minimum<br>00 = Not updated | update                                                                                    |        |
| 1.153.5:4 /<br>30.153.5:4 | LT_LP_COEFF_P1_STAT<br>(RXG)  |             | Plus 1 update<br>11 = Maximum<br>01 = Updated<br>10 = Minimum<br>00 = Not updated     |                                                                                           | RO     |
| 1.153.3:2 /<br>30.153.3:2 | LT_LP_COEFF_0_STAT<br>(RXG)   |             | 0 update<br>11 = Maximum<br>01 = Updated<br>10 = Minimum<br>00 = Not updated          |                                                                                           |        |
| 1.153.1:0 /<br>30.153.1:0 | LT_LP_COEFF_N<br>(RXG)        | M1_STAT     | Minus 1 update<br>11 = Maximum<br>01 = Updated<br>10 = Minimum<br>00 = Not updated    |                                                                                           |        |

## Table 125: LT\_LOCAL\_DEVICE\_CONTROL<sup>9</sup>

| Device Address: 0x01 Register Addr |    | iress: 0x009A | Default: 0x0000 |             |        |
|------------------------------------|----|---------------|-----------------|-------------|--------|
| Bit(s)                             | Na | me            |                 | Description | Access |

#### <sup>9</sup> This register values reflects muxed version of the controls coming from search algorithm





**Preliminary Datasheet Revision 0.8** 

| 1.154.15 /<br>30.154.15   | RESERVED<br>AP_LD_RX_TRAINED<br>(RXG) | For TI use only (Default 1'b0)<br>1 = Set to communicate that manual link training is completed<br>0 = Normal operation (Default 1'b0) | RO <mark>/RW<sup>10</sup></mark> |
|---------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| 1.154.13 /<br>30.154.13   | LT_LD_PRESET<br>(RXG)                 | 1 = KR preset coefficients<br>0 = Normal operation (Default 1'b0)                                                                      |                                  |
| 1.154.12 /<br>30.154.12   | LT_LD_INITIALIZE<br>(RXG)             | 1 = Initialize KR coefficients<br>0 = Normal operation (Default 1'b0)                                                                  |                                  |
| 1.154.9:8 /<br>30.154.9:8 | LT_LD_COEFF_SWG<br>(RXG)              | Swing update<br>11 = Reserved<br>01 = Increment<br>10 = Decrement<br>00 = Hold (Default 2'b00)                                         |                                  |
| 1.154.7:6 /<br>30.154.7:6 | LT_LD_COEFF_PS2<br>(RXG)              | Post2 tap control update<br>11 = Reserved<br>01 = Increment<br>10 = Decrement<br>00 = Hold (Default 2'b00)                             | RO <mark>/RW<sup>11</sup></mark> |
| 1.154.5:4 /<br>30.154.5:4 | LT_LD_COEFF_P1<br>(RXG)               | Coefficient K(+1) update<br>11 = Reserved<br>01 = Increment<br>10 = Decrement<br>00 = Hold (Default 2'b00)                             |                                  |
| 1.154.3:2 /<br>30.154.3:2 | LT_LD_COEFF_0<br>(RXG)                | Coefficient K(0) update<br>11 = Reserved<br>01 = Increment<br>10 = Decrement<br>00 = Hold (Default 2'b00)                              |                                  |
| 1.154.1:0 /<br>30.154.1:0 | LT_LD_COEFF_M1<br>(RXG)               | Coefficient K(-1) update<br>11 = Reserved<br>01 = Increment<br>10 = Decrement<br>00 = Hold (Default 2'b00)                             |                                  |

## Table 126: LT\_LOCAL\_DEVICE\_STATUS

| Device Address: 0x01 Register Add |                              | dress: 0x009B | Default: 0x0000                                                                   |                                                                                                |        |
|-----------------------------------|------------------------------|---------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--------|
| Bit(s)                            | Nat                          | me            |                                                                                   | Description                                                                                    | Access |
| 1.155.15 /<br>30.155.15           | LT_LD_RX_READY<br>(RXG)      |               | receive data                                                                      | as determined that training is complete and prepared to<br>s requesting that training continue | RO     |
| 1.155.5:4 /<br>30.155.4           | LT_LD_COEFF_P1_STAT<br>(RXG) |               | Plus 1 update<br>11 = Maximum<br>01 = Updated<br>10 = Minimum<br>00 = Not updated |                                                                                                |        |
| 1.155.3:2 /<br>30.155.3:2         | LT_LD_COEFF_0_STAT<br>(RXG)  |               | 0 update<br>11 = Maximum<br>01 = Updated<br>10 = Minimum<br>00 = Not updated      |                                                                                                |        |

<sup>10</sup> These bits are RW during manual search mode <sup>11</sup> These bits are RW during manual search mode





**Preliminary Datasheet Revision 0.8** 

| 1.155.1:0 /<br>30.155.1:0 | LT_LD_COEFF_M1_STAT<br>(RXG) | Minus 1 update<br>11 = Maximum<br>01 = Updated<br>10 = Minimum<br>00 = Not updated |  |
|---------------------------|------------------------------|------------------------------------------------------------------------------------|--|
|---------------------------|------------------------------|------------------------------------------------------------------------------------|--|

## Table 127: KX\_STATUS

| Device Address: 0x01 Register |                            | Register Ad | dress: 0x00A1                                                                                                                                           | Default: 0x3000                                                                                                                                           |        |
|-------------------------------|----------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                        | Na                         | me          |                                                                                                                                                         | Description                                                                                                                                               | Access |
| 1.161.13                      | KX_TX_FAULT_ABILITY<br>(X) |             |                                                                                                                                                         | Always reads 1.<br>1 = Has ability to detect a fault condition on transmit path<br>0 = Does not have ability to detect a fault condition on transmit path |        |
| 1.161.12                      | KX_RX_FAULT_ABILITY<br>(X) |             | Always reads 1.<br>1 = Has ability to detect a fault condition on receive path<br>0 = Does not have ability to detect a fault condition on receive path |                                                                                                                                                           | RO     |
| 1.161.11                      | KX_TX_FAULT<br>(X)         |             |                                                                                                                                                         | 1 = Fault condition detected on transmit path<br>0 = No fault condition detected on transmit path                                                         |        |
| 1.161.10                      | KX_RX_FAULT<br>(X)         |             | 1 = Fault condition detected on receive path<br>0 = No fault condition detected on receive path                                                         |                                                                                                                                                           | RO/LH  |
| 1.161.0                       | KX_RX_SIGNAL_DETECT<br>(X) |             | 1 = Signal detected<br>0 = Signal not detected                                                                                                          |                                                                                                                                                           | RO     |

## Table 128: KR\_FEC\_ABILITY

| Device Address: 0x01 Register Add |                           | lress: 0x00AA | Default: 0x0003                                                                                                                                               |             |        |
|-----------------------------------|---------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------|
| Bit(s)                            | Nai                       | me            |                                                                                                                                                               | Description | Access |
| 1.170.1                           | KR_FEC_ERR_ABILITY<br>(R) |               | Always reads 1.<br>1 = Device supports 10GBASE-R FEC error indication to PCS<br>0 = Device does not support 10GBASE-R FEC function error indication tx<br>PCS |             | RO     |
| 1.170.0                           | KR_FEC_ABILITY<br>(R)     |               | Always reads 1.<br>1 = Device supports 10GBASE-R FEC function<br>0 = Device does not support 10GBASE-R FEC function                                           |             |        |

## Table 129: KR\_FEC\_CONTROL

| Device Ad | ldress: 0x01     | Register Add | ress: 0x00AB                                                                                                       | Default: 0x0000 |        |
|-----------|------------------|--------------|--------------------------------------------------------------------------------------------------------------------|-----------------|--------|
| Bit(s)    | Nai              | ne           |                                                                                                                    | Description     | Access |
| 1.171.1   |                  |              | 1 = Enable FEC decoder to indicate errors to PCS<br>0 = Disable FEC decoder error indication to PCS (Default 1'b0) |                 | DW     |
| 1.171.0   | KR_FEC_EN<br>(R) |              | 1 = Enable 10GBASE-R FEC function<br>0 = Disable 10GBASE-R FEC function (Default 1'b0)                             |                 | RW     |





## Table 130: KR\_FEC\_C\_COUNT\_1<sup>12</sup>

| Device Ad  | ldress: 0x01        | Register Add | ress: 0x00AC       | Default: 0x0000              |        |
|------------|---------------------|--------------|--------------------|------------------------------|--------|
| Bit(s)     | Name                |              |                    | Description                  | Access |
| 1.172.15:0 | KR_FEC_C_COU<br>(R) | NT[15:0]     | Lower 16 bits of I | FEC corrected blocks counter | COR    |

## Table 131: KR\_FEC\_C\_COUNT\_2

| Device Ad  | ldress: 0x01        | Register Add | ress: 0x00AD       | Default: 0x0000             |        |
|------------|---------------------|--------------|--------------------|-----------------------------|--------|
| Bit(s)     | Name                |              |                    | Description                 | Access |
| 1.173.15:0 | KR_FEC_C_COU<br>(R) | INT[31:16]   | Upper 16 bits of F | EC corrected blocks counter | COR    |

## Table 132: KR\_FEC\_UC\_COUNT\_1<sup>13</sup>

| Device Ad  | ldress: 0x01        | Register Add | ress: 0x00AE       | Default: 0x0000                |        |
|------------|---------------------|--------------|--------------------|--------------------------------|--------|
| Bit(s)     | Name                |              |                    | Description                    | Access |
| 1.174.15:0 | KR_FEC_UC_CO<br>(R) | UNT[15:0]    | Lower 16 bits of I | FEC Uncorrected blocks counter | COR    |

### Table 133: KR\_FEC\_UC\_COUNT\_2

| Device Ad  | ldress: 0x01        | Register Add | lress: 0x00AF      | Default: 0x0000               |        |
|------------|---------------------|--------------|--------------------|-------------------------------|--------|
| Bit(s)     | Name                |              |                    | Description                   | Access |
| 1.175.15:0 | KR_FEC_UC_CO<br>(R) | UNT[31:16]   | Upper 16 bits of F | EC Uncorrected blocks counter | COR    |

## Table 134: TI\_RESERVED\_CONTROL(KR\_VS\_FEC\_CONTROL\_1)

| Device Ad     | vice Address: 0x01 Register Addr   |  | lress: 0x8000                                                                                                            | Default: 0x4800                                                                  |        |
|---------------|------------------------------------|--|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--------|
| Bit(s)        | Name                               |  |                                                                                                                          | Description                                                                      | Access |
| 1.32768.15:12 | KR_RX_FEC_VALID[3:0]               |  | For TI use only (Default 4'b0100)<br>Number of valid parity count required to assert FEC Block lock (Default<br>4'b0100) |                                                                                  | DW     |
| 1.32768.11:8  | RESERVED<br>KR_RX_FEC_INVALID[3:0] |  | For TI use only (I<br>Number of invalid<br>4'b1000)                                                                      | Default 4'b1000)<br>d parity count required to de-assert FEC Block lock (Default | RW     |

<sup>&</sup>lt;sup>12</sup> To get correct 32 bit counter value of KR\_FEC\_C\_COUNT, Register 1.172 should be read first followed by Register 1.173



<sup>&</sup>lt;sup>13</sup> To get correct 32 bit counter value of KR\_FEC\_UC\_COUNT, Register 1.174 should be read first followed by Register 1.175



## TLK10232 Dual Channel Multi-Rate Transceiver Preliminary Datasheet Revision 0.8

|           | RESERVED                 | For TI use only (Default 1'b0)                                      |       |
|-----------|--------------------------|---------------------------------------------------------------------|-------|
| 1.32768.5 | KR_FEC_SLIP_EN           | 1 = Enable FEC slip by 1 position                                   | RW/SC |
|           | (R)                      | 0 = Disable FEC slip (Default 1'b0)                                 |       |
|           | RESERVED                 | For TI use only (Default 1'b0)                                      |       |
| 1.32768.4 | KR_ FEC_FREEZE_EN        | 1 = Enable FEC freeze                                               |       |
|           | (R)                      | 0 = Disable FEC freeze (Default 1'b0)                               |       |
|           | RESERVED                 | For TI use only (Default 1'b0)                                      |       |
| 1.32768.1 | KR_RX_FEC_PN_2112_GEN_DI | 1 = Disable RX FEC PN-2112 pseudo noise sequence generation         |       |
| 1.52700.1 | S S                      | 0 = Enable RX FEC PN-2112 pseudo noise sequence generation (Default | RW    |
|           | (R)                      | <mark>1'b0)</mark>                                                  |       |
|           | RESERVED                 | For TI use only (Default 1'b0)                                      |       |
| 1.32768.0 | KR_TX_FEC_PN_2112_GEN_DI | 1 = Disable TX FEC PN-2112 pseudo noise sequence generation         |       |
| 1.32708.0 | S S                      | 0 = Enable TX FEC PN-2112 pseudo noise sequence generation (Default |       |
|           | (R)                      | 1'b0)                                                               |       |

## Table 135: KR\_VS\_FIFO\_CONTROL\_1

| Device Ac     | ddress: 0x01 Register Address:0x800 |                     | dress:0x8001                                                                                                                                       | 3001 Default: 0xCC4C |                  |                                                     |                              |    |
|---------------|-------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------|-----------------------------------------------------|------------------------------|----|
| Bit(s)        | Na                                  | me                  |                                                                                                                                                    | Description          |                  |                                                     |                              |    |
| 1.32769.15    | RESERVED<br>AUTO_XMIT_ID<br>(R)     | DLE                 | $\frac{1 = \text{Transmit idl}}{\text{training (Defaul)}}$ $\frac{0 = \text{Normal open}}{0 = 0}$                                                  | t 1'b1)              | LS side during A | Auto negotiatic                                     | on or link                   | RW |
| 1.32769.14:12 | RX_FIFO_DEPTH[2:0]<br>(R)           |                     | Rx CTC FIFO depth selection<br>1xx = 32 deep (Default 3'b100)<br>011 = 24 deep<br>010 = 16 deep<br>001 = 12 deep<br>000 = 8 deep (No CTC function) |                      |                  |                                                     |                              |    |
| 1.32769.11:10 | RX_CTC_WMK_SEL[1:0]<br>(R)          |                     | Water mark sele<br>Works in conjur<br>Depth -><br>11<br>10<br>01<br>00                                                                             |                      |                  | L_SEL setting (<br>16<br>High<br>High<br>Low<br>Low | Default 2'b11)<br>12/8<br>NA |    |
| 1.32769.9     | RX_Q_CNT_IPG<br>(R)                 |                     | 0 = Normal operation. (Default 1'b0)<br>1 = Sequence columns are counted as IPG.                                                                   |                      |                  |                                                     |                              |    |
| 1.32769.8     | RX_CTC_Q_DRO<br>(R)                 | OP_EN               | 0 = Normal oper<br>1 = Enable Q co                                                                                                                 |                      |                  |                                                     |                              |    |
| 1.32769.7     | XMIT_IDLE<br>(R)                    |                     | 1 = Transmit idle pattern onto LS side<br>0 = Normal operation (Default 1'b0)                                                                      |                      |                  |                                                     |                              | _  |
| 1.32769.6:4   | TX_FIFO_DEPTH[2:0]<br>(R)           |                     | Tx CTC FIFO depth selection<br>1xx = 32 deep (Default 3'b100)<br>011 = 24 deep<br>010 = 16 deep<br>001 = 12 deep<br>000 = 8 deep (No CTC function) |                      |                  |                                                     |                              | _  |
| 1.32769.3:2   | TX_CTC_WMK_<br>(R)                  | TX_CTC_WMK_SEL[1:0] |                                                                                                                                                    | ection for transi    |                  | SEL setting (<br>16<br>High<br>High<br>Low<br>Low   | Default 2'b11)<br>12/8<br>NA |    |





**Preliminary Datasheet Revision 0.8** 

| 1.32769.1 | TX_Q_CNT_IPG<br>(R)     | 0 = Normal operation. (Default 1'b0)<br>1 = Sequence columns are counted as IPG. |  |
|-----------|-------------------------|----------------------------------------------------------------------------------|--|
| 1.32769.0 | TX_CTC_Q_DROP_EN<br>(R) | 0 = Normal operation. (Default 1'b0)<br>1 = Enable Q column drop in TX CTC.      |  |

## Table 136: KR\_VS\_TP\_GEN\_CONTROL

| Device Address: 0x01 Register Addr |                                 | dress:0x8002                | Default: 0x0000                                          |                                                                                             |    |  |
|------------------------------------|---------------------------------|-----------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------|----|--|
| Bit(s)                             | Nai                             | ne                          |                                                          | Description                                                                                 |    |  |
| 1.32770.5:4                        | RX_TPG_HLM_TEST_SEL[1:0]<br>(R) |                             | 01 = Low Frequer<br>10 = Mixed Frequ<br>11 = Normal oper | ency test pattern                                                                           |    |  |
| 1.32770.3                          | RX_TPG_CRPAT_TEST_EN<br>(R)     |                             | 1 = Enables XAU                                          | tion. (Default 1'b0)<br>I CRPAT test pattern generation<br>rocedures for more information.  |    |  |
| 1.32770.2                          | RX_TPG_CJPAT_<br>(R)            | RX_TPG_CJPAT_TEST_EN<br>(R) |                                                          | tion. (Default 1'b0)<br>T test pattern generation<br>rocedures for more information.        | RW |  |
| 1.32770.1                          | RX_TPG_10GFC_<br>(R)            | RX_TPG_10GFC_TEST_EN        |                                                          | tion. (Default 1'b0)<br>FC CJPAT test pattern generation<br>rocedures for more information. |    |  |
| 1.32770.0                          | RX_TPG_HLM_T<br>(R)             | EST_EN                      | 1 = Enables H/L/M                                        | tion. (Default 1'b0)<br>A test pattern generation<br>rocedures for more information.        |    |  |

## Table 137: KR\_VS\_TP\_VER\_CONTROL

| Device Ad     | Device Address: 0x01 Register Address:0                                                                                                                                                 |                             | dress:0x8003                                                                                         | Default: 0x0000                                                                               |        |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--------|
| Bit(s)        | Na                                                                                                                                                                                      | me                          |                                                                                                      | Description                                                                                   | Access |
| 1.32771.13:12 | TX_TPV_HLM_TEST_SEL[1:0]<br>(R)                                                                                                                                                         |                             | 01 = Low Frequen<br>10 = Mixed Frequen<br>11 = Normal oper                                           | ency test pattern                                                                             | RW     |
| 1.32771.11    | TX_TPV_CRPAT_TEST_EN<br>(R)                                                                                                                                                             |                             | 1 = Enables CRP                                                                                      | tion. (Default 1'b0)<br>AT test pattern verification<br>rocedures for more information.       |        |
| 1.32771.10    | TX_TPV_CJPAT_<br>(R)                                                                                                                                                                    | TX_TPV_CJPAT_TEST_EN<br>(R) |                                                                                                      | tion. (Default 1'b0)<br>T test pattern verification<br>rocedures for more information.        |        |
| 1.32771.9     | TX_TPV_10GFC_<br>(R)                                                                                                                                                                    | _TEST_EN                    | 1 = Enables  10  Gl                                                                                  | tion. (Default 1'b0)<br>FC CJPAT test pattern verification<br>rocedures for more information. |        |
| 1.32771.8     | $\begin{array}{c} TX_TPV_HLM_TEST_EN \\ (P) \end{array} \qquad $ |                             | 1 = Enables H/L/M                                                                                    | tion. (Default 1'b0)<br>If test pattern verification<br>rocedures for more information.       |        |
| 1.32771.5:4   | RESERVED<br>RX_TPV_HLM_1<br>(R)                                                                                                                                                         | TEST_SEL[1:0]               | For TI use only(D<br>00 = High operati<br>01 = Low Frequer<br>10 = Mixed Frequer<br>11 = Normal oper | on. (Default 2'b00)<br>icy test pattern<br>ency test pattern                                  |        |





(R)

## TLK10232 Dual Channel Multi-Rate Transceiver Preliminary Datasheet Revision 0.8

|           |                      | -                                                                         |
|-----------|----------------------|---------------------------------------------------------------------------|
|           | RESERVED             | For TI use only(Default 1'b0)                                             |
| 1.32771.3 | RX_TPV_CRPAT_TEST_EN | 0 = Normal operation. (Default 1'b0)                                      |
|           | (R)                  | 1 = Enables CRPAT test pattern verification                               |
|           | RESERVED             | For TI use only(Default 1'b0)                                             |
| 1.32771.2 | RX_TPV_CJPAT_TEST_EN | 0 = Normal operation. (Default 1'b0)                                      |
|           | (R)                  | 1 = Enables CJPAT test pattern verification                               |
|           | RESERVED             | For TI use only(Default 1'b0)                                             |
| 1.32771.1 | RX_TPV_10GFC_TEST_EN | 0 = Normal operation. (Default 1'b0)                                      |
|           | (R)                  | 1 = Enables 10 GFC CJPAT test pattern verification                        |
|           |                      | For TI use only(Default 1'b0)                                             |
|           | RESERVED             | Low frequency pattern will not work since HS decoder treats FC as invalid |
| 1.32771.0 | RX_TPV_HLM_TEST_EN   | character.                                                                |

### Table 138: KR\_VS\_CTC\_ERR\_CODE\_LN0

0 = Normal operation. (Default 1'b0) 1 = Enables H/L/M test pattern verification

| Device Address: 0x01 Register Add |                   | dress: 0x8005 | Default: 0xCE00                                                |                                                                                                                                                                                                                                                                         |        |
|-----------------------------------|-------------------|---------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                            | N                 | ame           |                                                                | Description                                                                                                                                                                                                                                                             | Access |
| 1.32773.15:7                      | KR_CTC_ERR<br>(R) | _CODE_LN0     | error condition. T<br>control bit; remain<br>lane 0 correspond | X-KR mode only. XGMII code to be transmitted in case of<br>his applies to both TX and RX data paths. The msb is the<br>ning 8 bits constitute the error code. The default value for<br>s to 8'h9C with the control bit being 1'b1. The default<br>~3 correspond to   LF | RW     |

#### Table 139: KR\_VS\_CTC\_ERR\_CODE\_LN1

| Device Address: 0x01 Register Add |                   | dress: 0x8006 | Default: 0x0000                                                |                                                                                                                                                                                                                                                                         |        |
|-----------------------------------|-------------------|---------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                            | N                 | ame           |                                                                | Description                                                                                                                                                                                                                                                             | Access |
| 1.32774.15:7                      | KR_CTC_ERR<br>(R) | _CODE_LN1     | error condition. T<br>control bit; remain<br>lane 1 correspond | X-KR mode only. XGMII code to be transmitted in case of<br>his applies to both TX and RX data paths. The msb is the<br>ning 8 bits constitute the error code. The default value for<br>s to 8'h00 with the control bit being 1'b0. The default<br>~3 correspond to   LF | RW     |

#### Table 140: KR\_VS\_CTC\_ERR\_CODE\_LN2

| Device Address: 0x01 Register Ad |                   | dress: 0x8007 | Default: 0x0000                                                |                                                                                                                                                                                                                                                                         |        |
|----------------------------------|-------------------|---------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                           | Name              |               |                                                                | Description                                                                                                                                                                                                                                                             | Access |
| 1.32775.15:7                     | KR_CTC_ERR<br>(R) | _CODE_LN2     | error condition. T<br>control bit; remain<br>lane 2 correspond | 5-KR mode only. XGMII code to be transmitted in case of<br>his applies to both TX and RX data paths. The msb is the<br>ning 8 bits constitute the error code. The default value for<br>s to 8'h00 with the control bit being 1'b0. The default<br>~3 correspond to   LF | RW     |

## Table 141: KR\_VS\_CTC\_ERR\_CODE\_LN3

| Device Addr | ddress: 0x01 Register Address: |     | dress: 0x8008 | Default: 0x0080 |        |
|-------------|--------------------------------|-----|---------------|-----------------|--------|
| Bit(s)      | N                              | ame |               | Description     | Access |





**Preliminary Datasheet Revision 0.8** 

| 1.32776.15:7 | KR_CTC_ERR_CODE_LN3<br>(R) | Applicable in 10G-KR mode only. Error code to be transmitted in case of error condition. This applies to both TX and RX data paths. The msb is the control bit; remaining 8 bits constitute the error code. The default value for lane 3 corresponds to 8'h01 with the control bit being 1'b0. The default values for lanes 0~3 correspond to   LF | RW |
|--------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|--------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|

## Table 142: KR\_VS\_LN0\_EOP\_ERROR\_COUNTER

| Device Address: 0x01 Register Add |                   | dress: 0x8010 | Default: 0xFFFD                                                                       |                                                                                                                                                                                                                                                                                            |     |
|-----------------------------------|-------------------|---------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Bit(s)                            | Name              |               |                                                                                       | Description                                                                                                                                                                                                                                                                                |     |
| 1.32784.15:0                      | KR_LN0_EOP<br>(R) | _ERR_COUNT    | End of packet error<br>or both of the foll<br>• Termin<br>and 3<br>• The co<br>  A  . | cket Error counter. Valid in 10GKR mode only<br>or is detected when Terminate character is in lane 0 and one<br>owing holds:<br>nate character is not followed by /K/ characters in lanes 1, 2<br>olumn following the terminate column is neither   K   nor<br>ared to 16'h0000 when read. | COR |

## Table 143: KR\_VS\_LN1\_EOP\_ERROR\_COUNTER

| Device Address: 0x01 Register Addr |                    | lress: 0x8011 | Default: 0xFFFD                                                                       |                                                                                                                                                                                                                                                                                         |        |
|------------------------------------|--------------------|---------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                             | Name               |               | Description                                                                           |                                                                                                                                                                                                                                                                                         | Access |
| 1.32785.15:0                       | KR_LN1_EOP_<br>(R) | _ERR_COUNT    | End of packet error<br>or both of the foll<br>• Termin<br>and 3<br>• The co<br>  A  . | cket Error counter. Valid in 10GKR mode only<br>or is detected when Terminate character is in lane 1 and one<br>owing holds:<br>nate character is not followed by /K/ characters in lanes 2<br>olumn following the terminate column is neither   K   nor<br>ared to 16'h0000 when read. | COR    |

## Table 144: KR\_VS\_LN2\_EOP\_ERROR\_COUNTER

| Device Address: 0x01 Register Add |                   | dress: 0x8012 | Default: 0xFFFD                                                              |                                                                                                                                                                                                                                                                                        |        |
|-----------------------------------|-------------------|---------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                            | N                 | ame           |                                                                              | Description                                                                                                                                                                                                                                                                            | Access |
| 1.32786.15:0                      | KR_LN2_EOP<br>(R) | _ERR_COUNT    | End of packet error<br>or both of the foll<br>• Termin<br>• The co<br>  A  . | cket Error counter. Valid in 10GKR mode only<br>or is detected when Terminate character is in lane 2 and one<br>owing holds:<br>nate character is not followed by /K/ characters in lane 3<br>olumn following the terminate column is neither   K   nor<br>ared to 16'h0000 when read. | COR    |

## Table 145: KR\_VS\_LN3\_EOP\_ERROR\_COUNTER

| Device Address: 0x01 Register Add |                    | dress: 0x8013               | Default: 0xFFFD |                                                                                                                                                                                                |        |
|-----------------------------------|--------------------|-----------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                            | N                  | ame                         | Description     |                                                                                                                                                                                                | Access |
| 1.32787.15:0                      | KR_LN3_EOP_<br>(R) | KR_LN3_EOP_ERR_COUNT<br>(R) |                 | ket Error counter. Valid in 10GKR mode only<br>or is detected when Terminate character is in lane 3 and the<br>the terminate column is neither   K   nor   A  .<br>ared to 16'h0000 when read. | COR    |





#### Table 146: KR\_VS\_TX\_CTC\_DROP\_COUNT

| Device Address: 0x01 Register Add |                          | lress: 0x8014 | Default: 0xFFFD  |                                       |        |
|-----------------------------------|--------------------------|---------------|------------------|---------------------------------------|--------|
| Bit(s)                            | Name                     |               | Description      |                                       | Access |
| 1.32788.15:0                      | TX_CTC_DROP_COUNT<br>(R) |               | Counter for numb | er of idle drops in the transmit CTC. | COR    |

### Table 147: KR\_VS\_TX\_CTC\_INSERT\_COUNT

| Device Address: 0x01 Register Add |                         | dress: 0x8015 | Default: 0xFFFD  |                                         |        |
|-----------------------------------|-------------------------|---------------|------------------|-----------------------------------------|--------|
| Bit(s)                            | N                       | ame           |                  | Description                             | Access |
| 1.32789.15:0                      | TX_CTC_INS_COUNT<br>(R) |               | Counter for numb | er of idle inserts in the transmit CTC. | COR    |

### Table 148: KR\_VS\_RX\_CTC\_DROP\_COUNT

| Device Address: 0x01 Register Add |                          | dress: 0x8016 | Default: 0xFFFD  |                                      |        |
|-----------------------------------|--------------------------|---------------|------------------|--------------------------------------|--------|
| Bit(s)                            | N                        | Name          |                  | Description                          | Access |
| 1.32790.15:0                      | RX_CTC_DROP_COUNT<br>(R) |               | Counter for numb | er of idle drops in the receive CTC. | COR    |

### Table 149: KR\_VS\_RX\_CTC\_INSERT\_COUNT

| Device Address: 0x01 Register Add |                         | dress: 0x8017 | Default: 0xFFFD  |                                        |        |
|-----------------------------------|-------------------------|---------------|------------------|----------------------------------------|--------|
| Bit(s)                            | N                       | ame           |                  | Description                            | Access |
| 1.32791.15:0                      | RX_CTC_INS_COUNT<br>(R) |               | Counter for numb | er of idle inserts in the receive CTC. | COR    |

### Table 150: KR\_VS\_STATUS\_1

| Device Address: 0x01 Register Addr |                                   | lress: 0x8018 | Default: 0x0000                                                                                                     |    |        |
|------------------------------------|-----------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------|----|--------|
| Bit(s)                             | Name                              |               | Description                                                                                                         |    | Access |
| 1.32792. 15                        | TX_TPV_TP_SYNC<br>(R)             |               | 0 = Test pattern s<br>1 = Test pattern s                                                                            | DO |        |
| 1.32792. 11                        | RESERVED<br>RX_TPV_TP_SYNC<br>(R) |               | For TI use only<br>0 = Test pattern sync is not achieved on Rx side<br>1 = Test pattern sync is achieved on Rx side |    | RO     |
| 1.32792. 5                         | INVALID_S_C<br>(R)                | OL_ERR        | 1 = Indicates invalid start (S) column error detected                                                               |    | RO/LH  |





**Preliminary Datasheet Revision 0.8** 

| 1.32792. 4 | INVALID_T_COL_ERR<br>(R) | 1 = Indicates invalid terminate (T) column error detected |  |
|------------|--------------------------|-----------------------------------------------------------|--|
| 1.32792. 3 | INVALID_XGMII_LN3<br>(R) | 1 = Indicates invalid XGMII character detected in Lane 3  |  |
| 1.32792. 2 | INVALID_XGMII_LN2<br>(R) | 1 = Indicates invalid XGMII character detected in Lane 2  |  |
| 1.32792. 1 | INVALID_XGMII_LN1<br>(R) | 1 = Indicates invalid XGMII character detected in Lane 1  |  |
| 1.32792. 0 | INVALID_XGMII_LN0<br>(R) | 1 = Indicates invalid XGMII character detected in Lane 0  |  |

## Table 151: KR\_VS\_TX\_CRCJ\_ERR\_COUNT\_1<sup>14</sup>

| Device Address: 0x01 Register Addr |                                | ress: 0x8019 Default: 0xFFFF |             |                                                           |        |
|------------------------------------|--------------------------------|------------------------------|-------------|-----------------------------------------------------------|--------|
| Bit(s)                             | Name                           |                              | Description |                                                           | Access |
| 1.32793.15:0                       | TX_TPV_CR_0<br>T[31:16]<br>(R) |                              |             | CR/CJ test pattern verification on Tx side. MSB's [31:16] | COR    |

## Table 152: KR\_VS\_TX\_CRCJ\_ERR\_COUNT\_2

| Device Address: 0x01 Register A |                                         | Register Add | lress: 0x801A     | Default: 0xFFFD                                         |        |
|---------------------------------|-----------------------------------------|--------------|-------------------|---------------------------------------------------------|--------|
| Bit(s)                          | Name                                    |              | Description       |                                                         | Access |
| 1.32794.15:0                    | TX_TPV_CR_CJ_ERR_COUN<br>T[15:0]<br>(R) |              | Error Counter for | CR/CJ test pattern verification on Tx side LSB's [15:0] | COR    |

## Table 153: KR\_VS\_TX\_LN0\_HLM\_ERR\_COUNT

| Device Address: 0x01 Register Add |                           | ress: 0x801B Default: 0xFFFD |             |                                                      |        |
|-----------------------------------|---------------------------|------------------------------|-------------|------------------------------------------------------|--------|
| Bit(s)                            | Name                      |                              | Description |                                                      | Access |
| 1.32795.15:0                      | TX_TPV_LN0<br>5:0]<br>(R) | -                            |             | H/L/M test pattern verification on Lane 0 of Tx side | COR    |

## Table 154: KR\_VS\_TX\_LN1\_HLM\_ERR\_COUNT

| Device Addr | dress: 0x01 Register Add |     | lress: 0x801C | Default: 0xFFFD |        |
|-------------|--------------------------|-----|---------------|-----------------|--------|
| Bit(s)      | N                        | ame |               | Description     | Access |

<sup>14</sup> User has to make sure that register 0x8019 is read first and then register 0x801A. If user reads register 0x801A before reading register 0x8019, then the count value read through register 0x8019 may not be correct





**Preliminary Datasheet Revision 0.8** 

|              | TX_TPV_LN1_ERR_COUNT[1 |                                                                        |     |
|--------------|------------------------|------------------------------------------------------------------------|-----|
| 1.32796.15:0 | 5:0]                   | Error Counter for H/L/M test pattern verification on Lane 1 of Tx side | COR |
|              | (R)                    |                                                                        |     |

## Table 155: KR\_VS\_TX\_LN2\_HLM\_ERR\_COUNT

| Device Address: 0x01 Register Add |                            | lress: 0x801D | Default: 0xFFFD |                                                      |        |
|-----------------------------------|----------------------------|---------------|-----------------|------------------------------------------------------|--------|
| Bit(s)                            | Name                       |               | Description     |                                                      | Access |
| 1.32797.15:0                      | TX_TPV_LN2_<br>5:0]<br>(R) | -             |                 | H/L/M test pattern verification on Lane 2 of Tx side | COR    |

## Table 156: KR\_VS\_TX\_LN3\_HLM\_ERR\_COUNT

| Device Address: 0x01 Register Add |                           | lress: 0x801E | Default: 0xFFFD |                                                      |        |
|-----------------------------------|---------------------------|---------------|-----------------|------------------------------------------------------|--------|
| Bit(s)                            | Name                      |               | Description     |                                                      | Access |
| 1.32798.15:0                      | TX_TPV_LN3<br>5:0]<br>(R) |               |                 | H/L/M test pattern verification on Lane 3 of Tx side | COR    |

## Table 157: TI\_RESERVED\_STATUS(KR\_VS\_RX\_LN0\_HLM\_ERR\_COUNT)

| Device Address: 0x01 Register Addr |                                        | dress: 0x801F                  | Default: 0xFFFD |                                                      |        |
|------------------------------------|----------------------------------------|--------------------------------|-----------------|------------------------------------------------------|--------|
| Bit(s)                             | Name                                   |                                | Description     |                                                      | Access |
| 1.32799.15:0                       | RESERVED<br>RX_TPV_LN0<br>15:0]<br>(R) | RX_TPV_LN0_ERR_COUNT[<br>15:0] |                 | H/L/M test pattern verification on Lane 0 of Rx side | COR    |

## Table 158: TI\_RESERVED\_STATUS(KR\_VS\_RX\_LN1\_HLM\_ERR\_COUNT)

| Device Address: 0x01 Register Add |                                        | dress: 0x8020 | Default: 0xFFFD                      |                                                      |        |
|-----------------------------------|----------------------------------------|---------------|--------------------------------------|------------------------------------------------------|--------|
| Bit(s)                            | Name                                   |               | Description                          |                                                      | Access |
| 1.32800.15:0                      | RESERVED<br>RX_TPV_LN1<br>15:0]<br>(R) | _ERR_COUNT[   | For TI use only<br>Error Counter for | H/L/M test pattern verification on Lane 1 of Rx side | COR    |

#### Table 159: TI\_RESERVED\_STATUS(KR\_VS\_RX\_LN2\_HLM\_ERR\_COUNT)

| Device Address: 0x01 Register Add |                                         | dress: 0x8021 | Default: 0xFFFD                      |                                                      |     |
|-----------------------------------|-----------------------------------------|---------------|--------------------------------------|------------------------------------------------------|-----|
| Bit(s)                            | N                                       | Name          |                                      | Description                                          |     |
| 1.32801.15:0                      | RESERVED<br>RX_TPV_LN2_<br>15:0]<br>(R) | _ERR_COUNT[   | For TI use only<br>Error Counter for | H/L/M test pattern verification on Lane 2 of Rx side | COR |





## Table 160: TI\_RESERVED\_STATUS(KR\_VS\_RX\_LN3\_HLM\_ERR\_COUNT)

| Device Address: 0x01 Register Addr |                                        | dress: 0x8022 | Default: 0xFFFD                      |                                                      |     |
|------------------------------------|----------------------------------------|---------------|--------------------------------------|------------------------------------------------------|-----|
| Bit(s)                             | Name                                   |               |                                      | Description                                          |     |
| 1.32802.15:0                       | RESERVED<br>RX_TPV_LN3<br>15:0]<br>(R) | _ERR_COUNT[   | For TI use only<br>Error Counter for | H/L/M test pattern verification on Lane 3 of Rx side | COR |

## Table 161: TI\_RESERVED\_STATUS(KR\_VS\_RX\_CRCJ\_ERR\_COUNT\_1)<sup>15</sup>

| Device Address: 0x01 Register Addr |                                           | dress: 0x8023 | Default: 0xFFFF                      |                                                           |        |
|------------------------------------|-------------------------------------------|---------------|--------------------------------------|-----------------------------------------------------------|--------|
| Bit(s)                             | Name                                      |               | Description                          |                                                           | Access |
| 1.32803.15:0                       | RESERVED<br>RX_TPV_CR_<br>T[31:16]<br>(R) | CJ_ERR_COUN   | For TI use only<br>Error Counter for | CR/CJ test pattern verification on Rx side. MSB's [31:16] | COR    |

## Table 162: TI\_RESERVED\_STATUS(KR\_VS\_RX\_CRCJ\_ERR\_COUNT\_2)

| Device Address: 0x01 Register Add |                                          | dress: 0x8024 | Default: 0xFFFD                      |                                                          |     |
|-----------------------------------|------------------------------------------|---------------|--------------------------------------|----------------------------------------------------------|-----|
| Bit(s)                            | N                                        | Name          |                                      | Description                                              |     |
| 1.32804.15:0                      | RESERVED<br>RX_TPV_CR_<br>T[15:0]<br>(R) | CJ_ERR_COUN   | For TI use only<br>Error Counter for | CR/CJ test pattern verification on Rx side. LSB's [15:0] | COR |

### Table 163: TI\_RESERVED\_CONTROL(LT\_VS\_CONTROL\_1)

| Device Address: 0x01 Register Addr |                                         | lress: 0x9000 Default: 0x0249 |                                                                                                                                                     |                                                                    |        |
|------------------------------------|-----------------------------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--------|
| Bit(s)                             | Name                                    |                               |                                                                                                                                                     | Description                                                        | Access |
| 1.36864.9:4 /<br>30.36864.9:4      |                                         |                               |                                                                                                                                                     | Default 6'b100100)<br>controlling v2 keep out region               | RW     |
| 1.36864.3 /<br>30.36864.3          | RESERVED<br>AT_AUTODIS_MAXWAIT<br>(RXG) |                               | 1 = Autotrain con<br>AP_MAX_WAIT                                                                                                                    | utotrain is enabled.<br>tinues even after timer value specified in |        |
| 1.36864.2 /<br>30.36864.2          | RESERVED<br>AP_USE_EXT_INIT<br>(RXG)    |                               | For TI use only (Default 1'b0)<br>1 = Use ext_init_in[32:14] values as initial tap weight on INIT command<br>0 = Use internally defined tap weights |                                                                    |        |
| 1.36864.1 /<br>30.36864.1          | RESERVED<br>AP_CONST_VPK<br>(RXG)       | _MODE                         | For TI use only (I<br>1 = Main cursor for $0 = Main cursor c$                                                                                       | prced to 0                                                         |        |

 $<sup>^{15}</sup>$  User has to make sure that register 0x8023 is read first and then register 0x8024. If user reads register 0x8024 before reading register 0x8023, then the count value read through register 0x8023 may not be correct





(RXG)

## **TLK10232 Dual Channel Multi-Rate Transceiver**

**Preliminary Datasheet Revision 0.8** 

1.36864.0 / 30.36864.0 RESERVED AP\_LIMIT\_MODE For TI use only (Default 1'b1) 1 = Disable ps2 tap ad swing requests 0 =Allow ps2 tap and swing requests

## Table 164: TI\_RESERVED\_CONTROL(LT\_VS\_CONTROL\_2)

| Device Address: 0x01 Register Addr |                                                                                                                                                                                                                                                                                                                                             | dress: 0x9001                  | Default: 0x0200                                                                                                   |                                                                                                                         |         |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|---------|
| Bit(s)                             | Na                                                                                                                                                                                                                                                                                                                                          | me                             |                                                                                                                   | Description                                                                                                             | Access  |
| 1.36865.15 /<br>30.36865.15        | RESERVED<br>AP_FRAME_PRI<br>(RXG)                                                                                                                                                                                                                                                                                                           | 3SERR_EN                       | For TI use only ( $1 = Framing \ error 0 = Framing \ error 0$                                                     |                                                                                                                         |         |
| 1.36865.14 /<br>30.36865.14        | RESERVED<br>AP_SINGLE_STEP<br>(RXG)                                                                                                                                                                                                                                                                                                         |                                | read via MDIO                                                                                                     | Default 1'b0)<br>uses at strategic points to allow intermediate values to be<br>s to complete without user intervention | RW      |
| 1.36865.13 /<br>30.36865.13        | RESERVED<br>AP_NEXT_STEP<br>(RXG)                                                                                                                                                                                                                                                                                                           |                                | 0 = Normal opera                                                                                                  | nue from the paused state of autotrain<br>tion                                                                          | - RW/SC |
| 1.36865.12 /<br>30.36865.12        | RESERVED<br>AP_RST_READ_<br>(RXG)                                                                                                                                                                                                                                                                                                           | POINTER                        | 0 = Normal opera                                                                                                  | the pointers of autotrain results<br>tion                                                                               | KW/SC   |
| 1.36865.11:9 /<br>30.36865.11:9    | RESERVED     For TI use only (Default 3'b001)       AP_SEARCH_MODE[2:0]     000 = Auto search, autotrain disabled       (RXG)     011 = Full region search, autotrain enabled       011 = Full region search, autotrain enabled     011 = Full region search, autotrain enabled       111 = Full region search     111 = Full region search |                                |                                                                                                                   |                                                                                                                         |         |
| 1.36865.8 /<br>30.36865.8          | RESERVED<br>AP_FIVE_EN<br>(RXG)                                                                                                                                                                                                                                                                                                             |                                |                                                                                                                   | Default 1'b0)<br>ass 5x5 grid checks<br>ass 3x3 grid checks                                                             |         |
| 1.36865.7:4 /<br>30.36865.7:4      | RESERVED<br>AP_RX_RESET_<br>(RXG)                                                                                                                                                                                                                                                                                                           | MASK[3:0]                      |                                                                                                                   | ing serdes RX reset after issuing INIT command                                                                          |         |
| 1.36865.3:2 /<br>30.36865.3:2      | RESERVED<br><mark>AP_PRBS_ERR_</mark><br>(RXG)                                                                                                                                                                                                                                                                                              | SEL[1:0]                       | For TI use only (1<br>Number of PRBS<br>2'b00)<br>00 = 1 Error<br>01 = 2 Errors<br>10 = 4 Errors<br>11 = 8 Errors | Default 2'b00)<br>11 errors allowed before prbs error status asserts (Default                                           | RW      |
| 1.36865.1 /<br>30.36865.1          | RESERVED<br>AP_CONTINUOU<br>(RXG)                                                                                                                                                                                                                                                                                                           | For TI use only (Default 1'b0) |                                                                                                                   |                                                                                                                         |         |
| 1.36865.0 /<br>30.36865.0          | RESERVED<br>AP_FULL_SEAR<br>(RXG)                                                                                                                                                                                                                                                                                                           | CH                             | For TI use only (                                                                                                 | Default 1'b0)<br>cross full pre/post cursor space                                                                       |         |

## Table 165: TI\_RESERVED\_CONTROL(LT\_VS\_TRAIN\_MAX\_TIMER\_CTRL \_1)

| Device Address: 0x01 Register Add |                                                | dress: 0x9002 | Default: 0x1335   |                                                                                                                                                                |        |
|-----------------------------------|------------------------------------------------|---------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                            | Nai                                            | me            | Description       |                                                                                                                                                                | Access |
| 1.36866.12:0 /<br>30.36866.12:0   | RESERVED<br><mark>AP_MAX_WAIT_</mark><br>(RXG) | _TIMER[28:16] | number of clock c | Default 13'h1335)<br>x wait timer used in train sm. Should be programmed with<br>ycles to count 500ms. Default value for entire timer is<br>(Default 13'h1335) | RW     |





#### Table 166: TI\_RESERVED\_CONTROL(LT\_VS\_TRAIN\_MAX\_TIMER\_CTRL \_2)

| Device Address: 0x01 Register Ad |                                  | dress: 0x9003                                                              | Default: 0x5E29 |                                                                                                                                                                  |        |
|----------------------------------|----------------------------------|----------------------------------------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                           | Na                               | me                                                                         |                 | Description                                                                                                                                                      | Access |
| 1.36867.15:0 /<br>30.36867.15:0  | RESERVED<br>AP_MAX_WAIT<br>(RXG) | RESERVED     [2]       AP_MAX_WAIT_TIMER[15:0]     [2]       (RXG)     [2] |                 | Default 16'h5E29)<br>ax wait timer used in train sm. Should be programmed with<br>cycles to count 500ms. Default value for entire timer is<br>(Default 16'h5E29) | RW     |

### Table 167: TI\_RESERVED\_CONTROL(LT\_VS\_TRAIN\_WAIT\_TIMER\_CTRL \_1)

| Device Ad    | ldress: 0x01        | Register Ado | dress: 0x9004                                                            | Default: 0x007F |        |
|--------------|---------------------|--------------|--------------------------------------------------------------------------|-----------------|--------|
| Bit(s)       | Name                |              | Description                                                              |                 | Access |
| 1.36868.6:0/ | RESERVED            |              | For TI use only (I                                                       | Default 7'h7F)  |        |
| 30.36868.6:0 | AP_FRAME_COUNT[6:0] |              | Number of frames to be transmitted after local and remote RX are trained |                 | RW     |
| 50.50608.0:0 | (RXG)               |              | (Default 7'h7F)                                                          |                 |        |

#### Table 168: TI\_RESERVED\_CONTROL(LT\_VS\_PRBS\_PKT\_COUNT\_CTRL)

| Device Address: 0x01 Register Add |                                    | dress: 0x9005 | Default: 0x1C00 |                                                                    |        |
|-----------------------------------|------------------------------------|---------------|-----------------|--------------------------------------------------------------------|--------|
| Bit(s)                            | Na                                 | Name          |                 | Description                                                        | Access |
| 1.36869.15:0 /<br>30.36869.15:0   | RESERVED<br>AP_PRBS_PKT_(<br>(RXG) | COUNT[15:0]   |                 | Default 16'h1C00)<br>s to perform PRBS11 checks on per tap setting | RW     |

#### Table 169: TI\_RESERVED\_CONTROL(LT\_VS\_SETTLE\_TIMER\_CTRL)

| Device Ad                       | ldress: 0x01                       | Register Ad     | dress: 0x9006                            | Default: 0x0000                                 |        |
|---------------------------------|------------------------------------|-----------------|------------------------------------------|-------------------------------------------------|--------|
| Bit(s)                          | Na                                 | me              |                                          | Description                                     | Access |
| 1.36870.15:0 /<br>30.36870.15:0 | RESERVED<br>AP_SETTLE_TIN<br>(RXG) | <u>4E[15:0]</u> | For TI use only (I<br>Settle time for BE | Default 16'h0000)<br>R test in training packets | RW     |

#### Table 170: TI\_RESERVED\_CONTROL(AT\_RX\_SETTLE\_TIMER)

| Device Ad                       | ldress: 0x01            | Register Ado | dress: 0x9007                                                             | Default: 0x5120   |        |
|---------------------------------|-------------------------|--------------|---------------------------------------------------------------------------|-------------------|--------|
| Bit(s)                          | Nai                     | me           |                                                                           | Description       | Access |
| 1 26971 15.0 /                  | RESERVED                |              | For TI use only (I                                                        | Default 16'h5120) |        |
| 1.36871.15:0 /<br>30.36871.15:0 | AT_RX_SETTLE_TIME[15:0] |              | Wait timer used when changing Rx settings before requesting swing or link |                   | RW     |
| 30.308/1.13.0                   | (RXG)                   |              | <mark>training.</mark>                                                    |                   |        |

## Table 171: TI\_RESERVED\_CONTROL(AT\_VS\_SWING\_TIMER)

| Device Add | lress: 0x01 | ss: 0x01 Register Ado |  | Default: 0xC018 |        |
|------------|-------------|-----------------------|--|-----------------|--------|
| Bit(s)     | Name        |                       |  | Description     | Access |





**Preliminary Datasheet Revision 0.8** 

| 1.36872.15:0/<br>30.36872.15:0 | RESERVED<br>AT_SWING_TIME[15:0]<br>(RXG) | For TI use only (Default 16'hC018)<br>Wait timer used when adjusting swing. | RW |
|--------------------------------|------------------------------------------|-----------------------------------------------------------------------------|----|
|                                |                                          |                                                                             |    |

#### Table 172: TI\_RESERVED\_CONTROL(AT\_VS\_LT\_TIMEOUT)

| Device Ad                       | dress: 0x01                              | Register Ado | dress: 0x9009                           | Default: 0xE667                                    |        |
|---------------------------------|------------------------------------------|--------------|-----------------------------------------|----------------------------------------------------|--------|
| Bit(s)                          | Name                                     |              | Description                             |                                                    | Access |
| 1.36873.15:0 /<br>30.36873.15:0 | RESERVED<br>AT_LT_TIMEOUT[15:0]<br>(RXG) |              | For TI use only (I<br>Wait timer used w | Default 16'hE667)<br>Phen executing link training. | RW     |

### Table 173: TI\_RESERVED\_CONTROL(AT\_VS\_CDR\_PRBS\_PKT\_COUNT\_CTRL)

| Device Address: 0x01            |                                                | Register Address: 0x900A |                                                                | Default: 0x5E8F                                            |        |
|---------------------------------|------------------------------------------------|--------------------------|----------------------------------------------------------------|------------------------------------------------------------|--------|
| Bit(s)                          | Name                                           |                          | Description                                                    |                                                            | Access |
| 1.36874.15:0 /<br>30.36874.15:0 | RESERVED<br>AT_CDR_PRBS_PKT_CNT[15:0]<br>(RXG) |                          | For TI use only (I<br>Packet count for H<br>of autotrain learn | 3ER test after link training during CDR optimization phase | RW     |

### Table 174: TI\_RESERVED\_CONTROL(AT\_VS\_FT\_PRBS\_PKT\_COUNT\_CTRL)

| Device Address: 0x01            |                                   | Register Address: 0x900B |                                          | Default: 0xAFAF                                              |        |
|---------------------------------|-----------------------------------|--------------------------|------------------------------------------|--------------------------------------------------------------|--------|
| Bit(s)                          | Name                              |                          | Description                              |                                                              | Access |
| 1 2 ( 975 15.0 /                | RESERVED                          |                          | For TI use only (I                       | Default 16'hAFAF)                                            |        |
| 1.36875.15:0 /<br>30.36875.15:0 | AT_FT_PRBS_PKT_CNT[15:0]<br>(RXG) |                          | Packet count for H<br>autotrain learn mo | BER test after link training during fine tuning phase of ode | RW     |

## Table 175: TI\_RESERVED\_CONTROL(AT\_VS\_PRBS\_PKT\_COUNT\_CTRL)

| Device Ac                       | ldress: 0x01                               | Register Add | lress: 0x900C | Default: 0x0800                                                     |        |
|---------------------------------|--------------------------------------------|--------------|---------------|---------------------------------------------------------------------|--------|
| Bit(s)                          | Name                                       |              |               | Description                                                         | Access |
| 1.36876.15:0 /<br>30.36876.15:0 | RESERVED<br>AT_PRBS_PKT_CNT[15:0]<br>(RXG) |              |               | Default 16'h0800)<br>ts to perform PRBS11 checks on per tap setting | RW     |

### Table 176: TI\_RESERVED\_CONTROL(AT\_VS\_FT\_FAST\_PKT\_COUNT\_CTRL)

| Device Address: 0x01            |                                               | Register Address: 0x900D |  | Default: 0x461A                                                              |        |
|---------------------------------|-----------------------------------------------|--------------------------|--|------------------------------------------------------------------------------|--------|
| Bit(s)                          | Name                                          |                          |  | Description                                                                  | Access |
| 1.36877.15:0 /<br>30.36877.15:0 | RESERVED<br>AT_FT_FAST_PKT_CNT[15:0]<br>(RXG) |                          |  | Default 16'h461A)<br>3ER test after link training during autotrain fast mode | RW     |

## Table 177: TI RESERVED CONTROL(AT VS VALUE CTRL 1)

| Device Address: 0x01 | Register Address: 0x900E | Default: 0x1723 |
|----------------------|--------------------------|-----------------|
|----------------------|--------------------------|-----------------|





**Preliminary Datasheet Revision 0.8** 

| Bit(s)                             | Name                                      | Description                                                                                 | Access |
|------------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------|--------|
| 1.36878.14:12: /<br>30.36878.14:12 | RESERVED<br>AT_MIN_EQPRE[2:0]<br>(RXG)    | For TI use only (Default 3'b001)<br>Minimum value for HS EQPRE during autotrain learn mode  |        |
| 1.36878.10:8: /<br>30.36878.10:8   | RESERVED<br>AT_MAX_EQPRE[2:0]<br>(RXG)    | For TI use only (Default 3'b111)<br>Maximum value for HS EQPRE during autotrain learn mode  |        |
| 1.36878.7:6 /<br>30.36878.7:6      | RESERVED<br>AT_MIN_CDRFMULT[1:0]<br>(RXG) | For TI use only (Default 2'b00)<br>Minimum value for HS CDRMULT during autotrain learn mode | RW     |
| 1.36878.5:4 /<br>30.36878.5:4      | RESERVED<br>AT_MAX_CDRFMULT[1:0]<br>(RXG) | For TI use only (Default 2'b10)<br>Maximum value for HS CDRMULT during autotrain learn mode | KW     |
| 1.36878.3:2 /<br>30.36878.3:2      | RESERVED<br>AT_MIN_CDRTHR[1:0]<br>(RXG)   | For TI use only (Default 2'b00)<br>Minimum value for HS CDRTHR during autotrain learn mode  |        |
| 1.36878.1:0 /<br>30.36878.1:0      | RESERVED<br>AT_MAX_CDRTHR[1:0]<br>(RXG)   | For TI use only (Default 2'b11)<br>Maximum value for HS CDRTHR during autotrain learn mode  |        |

## Table 178: TI\_RESERVED\_CONTROL(AT\_VS\_VALUE\_CTRL\_2)

| Device Address: 0x01 Register Addr |                                             | dress: 0x900F        | Default: 0x7003                                                                                                                     |                                                                 |      |
|------------------------------------|---------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|------|
| Bit(s)                             | Name                                        |                      |                                                                                                                                     | Description                                                     |      |
| 1.36879.15:13 /<br>30.36879.15:13  | RESERVED<br>AT_SWING_RX_CNT[2:0]<br>(RXG)   |                      | For TI use only (I<br>Value to control n<br>attempting to adju                                                                      |                                                                 |      |
| 1.36879.12:4 /<br>30.36879.12:4    | RESERVED<br>AT_ADCGAIN_TARGET[8:0]<br>(RXG) |                      | For TI use only (Default 9'b10000000)<br>Target value for HS Serdes adcgain output when optimizing swing in<br>autotrain learn mode |                                                                 | - RW |
| 1.36879.2:0 /<br>30.36879.2:0      | RESERVED<br>AT_MAX_SWIN<br>(RXG)            | <mark>[G[2:0]</mark> | For TI use only (I<br>Maximum HS SW                                                                                                 | Default 3'b011)<br>/ING value to try during swing optimization. |      |

## Table 179: TI\_RESERVED\_CONTROL(AT\_VS\_MASK\_CTRL)

| Device Address: 0x01 Register Addr |                                           | dress: 0x9010 | Default: 0x0851                                                                                                                   |                                                                            |        |
|------------------------------------|-------------------------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--------|
| Bit(s)                             | Nai                                       | me            |                                                                                                                                   | Description                                                                | Access |
| 1.36880.14:8 /<br>30.36880.14:8    | RESERVED<br>AT_REPEAT_COUNT[6:0]<br>(RXG) |               | For TI use only (Default 7'h08)<br>Number of times to repeat link training at a particular setting to establish<br>repeatability. |                                                                            | RW     |
| 1.36880.7:0 /<br>30.36880.7:0      | RESERVED<br>AT_MASK[7:0]<br>(RXG)         |               | For TI use only (I<br>Mask to control w                                                                                           | Default 8'h51)<br>which parameters are swept during autotrain normal mode. | ĸw     |

#### Table 180: TI\_RESERVED\_CONTROL(AT\_VS\_LEARN\_CTRL)

| Device Address: 0x01 Register Add |                                  | lress: 0x9011     | Default: 0x1EFF |                                                                                                             |        |
|-----------------------------------|----------------------------------|-------------------|-----------------|-------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                            | Na                               | ime               |                 | Description                                                                                                 | Access |
| 1.36881.12 /<br>30.36881.12       | RESERVED<br>AT_USE_MIN_<br>(RXG) | AT_USE_MIN_CDRTHR |                 | Default 1'b1)<br>ks lowest HS CDRTHR value that had 0 errors<br>ks middle HS CDRTHR value that had 0 errors | RW     |





## TLK10232 Dual Channel Multi-Rate Transceiver Preliminary Datasheet Revision 0.8

| 1.36881.11:9 /<br>30.36881.11:9 | RESERVED<br>AT_LEARN_CTL[1:0]<br>(RXG)  | For TI use only (Default 3'b111)<br>Mask to control which autotrain learn mode phases are executed.        |  |
|---------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------|--|
| 1.36881.8 /<br>30.36881.8       | RESERVED<br>AT_LEARN_MODE<br>(RXG)      | For TI use only (Default 1'b0)<br>1 = Enable autotrain learn mode<br>0 = Disable autotrain learn mode      |  |
| 1.36881.7:0 /<br>30.36881.7:0   | RESERVED<br>AT_LEARN_MASK[7:0]<br>(RXG) | For TI use only (Default 8'hFF)<br>Mask to control which parameters are swept during autotrain learn mode. |  |

## Table 181: TI\_RESERVED\_STATUS (LT\_VS\_TRAIN\_STATUS)

| Device Address: 0x01 Register Address |                                                | dress: 0x9020 | Default: 0x0000                                                                                                                |                                                                                  |        |
|---------------------------------------|------------------------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--------|
| Bit(s)                                | Nai                                            | me            |                                                                                                                                | Description                                                                      | Access |
| 1.36896.12:8 /<br>30.36896.12:8       | RESERVED<br>AT_STATE[4:0]<br>(RXG)             |               | For TI use only.<br>Indicates autotrair                                                                                        | a SM state                                                                       |        |
| 1.36896.5 /<br>30.36896.5             | RESERVED<br>AT_COMPLETE_STATUS<br>(RXG)        |               | For TI use only<br><mark>When High, indic</mark>                                                                               | ates autotrain is failed                                                         |        |
| 1.36896.4:3 /<br>30.36896.4:3         | RESERVED<br><mark>AT_RUN_STATU</mark><br>(RXG) | JS[1:0]       | For TI use only<br>Indicates autotrain<br>00 = Auto train is<br>01 = Auto train is<br>10 = Auto train is<br>11 = Auto train is | not run<br>running<br>paused                                                     | RO     |
| 1.36896.2:1 /<br>30.36896.2:1         | RESERVED<br><mark>AT_PHASE_STA</mark><br>(RXG) | TUS[1:0]      | For TI use only.<br>Indicates autotrain<br>00 = Swing Phase<br>01 = CDR Phase<br>10 = Fine tuning I<br>11 = Fast mode Pl       | Phase                                                                            |        |
| 1.36896.0 /<br>30.36896.0             | RESERVED<br>LT_FAIL_LH<br>(RXG)                |               | For TI use only<br>Link training fail a<br>is latched high ver                                                                 | status. When high, indicates link training has failed. This bit<br>rsion 1.151.3 | RO/LH  |

## Table 182: TI\_RESERVED\_STATUS (LT\_VS\_PRBS\_ERROR\_COUNTER)

| Device Address: 0x01 Register Add |                                    | dress: 0x9021 | ress: 0x9021 Default: 0xFFFD        |                                                |        |
|-----------------------------------|------------------------------------|---------------|-------------------------------------|------------------------------------------------|--------|
| Bit(s)                            | Nai                                | me            |                                     | Description                                    | Access |
| 1.36897.15:0 /<br>30.36897.15:0   | RESERVED<br>AP_PRBS_ERR_(<br>(RXG) | COUNT[15:0]   | For TI use only<br>PRBS11 error cou | inter. Applicable in MDIO manual training mode | COR    |

#### Table 183: TI\_RESERVED\_STATUS(LT\_VS\_BER\_ECOUNT\_STATUS)

| Device Address: 0x01 Register Add |                                   | ress: 0x9022 Default: 0x0000 |                                      |                                                           |    |
|-----------------------------------|-----------------------------------|------------------------------|--------------------------------------|-----------------------------------------------------------|----|
| Bit(s)                            | Nai                               | Name                         |                                      | Description                                               |    |
| 1.36898.15:0 /<br>30.36898.15:0   | RESERVED<br>AP_BER_ECOUN<br>(RXG) | VT_DATA[15:0]                | For TI use only<br>BER data for curr | ently selected Post-cursor across all Pre-cursor settings | RO |





#### Table 184: TI\_RESERVED\_STATUS(AT\_FINAL\_METRICS\_STATUS)

| Device Address: 0x01 Register Add |                                             | dress: 0x9023 | Default: 0x0000 |                                                                                                                  |        |
|-----------------------------------|---------------------------------------------|---------------|-----------------|------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                            | Na                                          | me            |                 | Description                                                                                                      | Access |
| 1.36899.15:0 /<br>30.36899.15:0   | RESERVED<br>AT_FINAL_METRICS[15:0]<br>(PXG) |               |                 | ics (count and best distance) associated with<br>TINGS. This register must be read first before reading<br>TINGS | RO     |

#### Table 185: TI\_RESERVED\_STATUS(AT\_FINAL\_SETTINGS\_STATUS)

| Device Address: 0x01 Register Add |                                    | dress: 0x9024 | Default: 0x0000 |                                                                                             |        |
|-----------------------------------|------------------------------------|---------------|-----------------|---------------------------------------------------------------------------------------------|--------|
| Bit(s)                            | Nai                                | me            |                 | Description                                                                                 | Access |
| 1.36900.15:0 /<br>30.36900.15:0   | RESERVED<br>AT_FINAL_SETT<br>(RXG) | [INGS[15:0]   |                 | 32 settings in sorted order. Insert pointer is rest to the best<br>_RST_READ_POINTER is set | RO     |

#### Table 186: TI\_RESERVED\_STATUS(AT\_SWING\_STATUS)

| Device Address: 0x01 Register Add |                                   | dress: 0x9025 | Default: 0x0000                       |                      |        |
|-----------------------------------|-----------------------------------|---------------|---------------------------------------|----------------------|--------|
| Bit(s)                            | Name                              |               | Description                           |                      | Access |
| 1.36901.15:0 /<br>30.36901.15:0   | RESERVED<br>AT_SWING_STA<br>(RXG) | TUS[15:0]     | For TI use only<br>Read returns resul | ts from swing phase. | RO     |

#### Table 187: TI\_RESERVED\_STATUS (AT\_CDR1\_STATUS)

| Device Address: 0x01 Register Add |                                   | dress: 0x9026 | Default: 0x0000                      |                     |    |
|-----------------------------------|-----------------------------------|---------------|--------------------------------------|---------------------|----|
| Bit(s)                            | Nai                               | Name          |                                      | Description         |    |
| 1.36902.15:0 /<br>30.36902.15:0   | RESERVED<br>AT_CDR1_STAT<br>(RXG) | 'US[15:0]     | For TI use only<br>Read returns resu | ts from CDR1 phase. | RO |

#### Table 188: TI\_RESERVED\_STATUS(AT\_CDR2\_STATUS)

| Device A                      | ddress: 0x01                      | Register Ado         | dress: 0x9027                        | Default: 0x0000     |        |
|-------------------------------|-----------------------------------|----------------------|--------------------------------------|---------------------|--------|
| Bit(s)                        | Name                              |                      | Description                          |                     | Access |
| 1.36903.9:0 /<br>30.36903.9:0 | RESERVED<br>AT_CDR2_STAT<br>(RXG) | <mark>US[9:0]</mark> | For TI use only<br>Read returns resu | ts from CDR2 phase. | RO     |

## Table 189: TI\_RESERVED\_STATUS(AT\_RANGE\_DATA\_1)

| Device Ad | ldress: 0x01 | Register Add | iress: 0x9028 | Default: 0x0000 |        |
|-----------|--------------|--------------|---------------|-----------------|--------|
| Bit(s)    | Nai          | ne           |               | Description     | Access |





**Preliminary Datasheet Revision 0.8** 

| 1.36904.11:0/<br>30.36904.11:0 | RESERVED<br>AT_RANGE_DATA[27:16]<br>(RXG) | For TI use only 11 MSB's of AT_RANGE_DATA[27:0] value. | RO |  |
|--------------------------------|-------------------------------------------|--------------------------------------------------------|----|--|
|--------------------------------|-------------------------------------------|--------------------------------------------------------|----|--|

## Table 190: TI\_RESERVED\_STATUS(AT\_RANGE\_DATA\_0)

| Device Ad                       | ldress: 0x01                      | Register Ad | dress: 0x9029                       | Default: 0x0000         |        |
|---------------------------------|-----------------------------------|-------------|-------------------------------------|-------------------------|--------|
| Bit(s)                          | Name                              |             | Description                         |                         | Access |
| 1.36905.15:0 /<br>30.36905.15:0 | RESERVED<br>AT_RANGE_DA'<br>(RXG) | TA[15:0]    | For TI use only<br>16 LSB's of AT_1 | RANGE_DATA[27:0] value. | RO     |





#### **PCS REGISTERS**

Below registers can be accessed only in Clause 45 mode and with device address field set to 0x03 (DEVADD [4:0] = 5'b00011). Valid only when device is in 10GBASE-KR mode.

## Table 191: PCS\_CONTROL

| Device Address: 0x03 Register Add |                     | iress: 0x0000 | Default: 0x0000                                                                                                                 |                                  |       |
|-----------------------------------|---------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-------|
| Bit(s)                            | Name                |               |                                                                                                                                 | Description                      |       |
| 3.0.15                            | PCS_RESET<br>(R)    |               | 1 = Resets datapath and MDIO registers of all channels. Equivalent to asserting RESET_N.<br>0 = Normal operation (Default 1'b0) |                                  | RW/SC |
| 3.0.14                            | PCS_LOOPBACK<br>(R) |               | 1 = Enables PCS loopback Same as shallow local loopback in 10G-KR mode,<br>0 = Normal operation (Default 1'b0)                  |                                  | RW    |
| 3.0.11                            | PCS_LP_MODE<br>(R)  |               | 1 = Enable power<br>0 = Normal opera                                                                                            | down mode<br>tion (Default 1'b0) | RW    |

## Table 192: PCS\_STATUS\_1

| Device Address: 0x03 Register Add |                       | lress: 0x0001 | Default: 0x0002                                                                       |    |        |
|-----------------------------------|-----------------------|---------------|---------------------------------------------------------------------------------------|----|--------|
| Bit(s)                            | Name                  |               | Description                                                                           |    | Access |
| 3.1.7                             | PCS_FAULT<br>(R)      |               | 1 = Fault condition<br>0 = No fault cond<br>This bit is cleared<br>3.8 is read.       | RO |        |
| 3.1.2                             | PCS_RX_LINK<br>(R)    |               | 1 = PCS receive link is up<br>0 = PCS receive link is down                            |    | RO/LL  |
| 3.1.1                             | PCS_LP_ABILITY<br>(R) |               | Always reads 1.<br>1 = Supports low power mode<br>0 = Does not support low power mode |    | RO     |

#### Table 193: PCS\_STATUS\_2

| Device Address: 0x03 Register Add |                      | dress: 0x0008               | Default: 0x8001                                                                                                                                         |                                                            |       |
|-----------------------------------|----------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-------|
| Bit(s)                            | Nai                  | me                          |                                                                                                                                                         | Description                                                |       |
| 3.8.15:14                         | DEV_PRESENT<br>(R)   |                             | Always reads 2'b10.<br>0x = No device responding at this address<br>10 = Device responding at this address<br>11 = No device responding at this address |                                                            | RO    |
| 3.8.11                            | PCS_TX_FAULT<br>(R)  |                             | 1 = Fault condition detected on transmit path<br>0 = No fault condition detected on transmit path                                                       |                                                            | RO/LH |
| 3.8.10                            | PCS_RX_FAULT<br>(R)  |                             | 1 = Fault condition detected on receive path<br>0 = No fault condition detected on receive path                                                         |                                                            | RO/LH |
| 3.8.0                             | PCS_10GBASER_<br>(R) | PCS_10GBASER_CAPABLE<br>(R) |                                                                                                                                                         | support 10GBASE-R PCS type<br>o support 10GBASE-R PCS type | RO    |





## TLK10232 Dual Channel Multi-Rate Transceiver Preliminary Datasheet Revision 0.8

#### Table 194: KR\_PCS\_STATUS\_1

| Device Address: 0x03 Register Addr |                           | dress: 0x0020 | Default: 0x0004                                                                                                       |                                          |        |
|------------------------------------|---------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------|------------------------------------------|--------|
| Bit(s)                             | Name                      |               |                                                                                                                       | Description                              | Access |
| 3.32.12                            | PCS_RX_LINK_STATUS<br>(R) |               | 1 = 10GBASE-R PCS receive link up<br>0 = 10GBASE-R PCS receive link down                                              |                                          |        |
| 3.32.2                             | PCS_PRBS31_ABILITY<br>(R) |               | Always reads 1.<br>1 = PCS is able to support PRBS31 pattern testing<br>0 = PCS is not able to support PRBS31 testing |                                          | RO     |
| 3.32.1                             | PCS_HI_BER<br>(R)         |               | 1 = High BER condition detected<br>0 = High BER condition not detected                                                |                                          | KŬ     |
| 3.32.0                             | PCS_BLOCK_LC<br>(R)       | ЮСК           | 1 = PCS locked to<br>0 = PCS not locked                                                                               | o receive blocks<br>od to receive blocks |        |

## Table 195: KR\_PCS\_STATUS\_2

| Device Address: 0x03 Register Addr |                                 | lress: 0x0021 Default: 0x0000 |                                                                                                                                                                                                  |             |       |
|------------------------------------|---------------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------|
| Bit(s)                             | Name                            |                               |                                                                                                                                                                                                  | Description |       |
| 3.33.15                            | PCS_BLOCK_LOCK_LL<br>(R)        |                               | 1 = PCS locked to receive blocks<br>0 = PCS not locked to receive blocks                                                                                                                         |             | RO/LL |
| 3.33.14                            | PCS_HI_BER_LH<br>(R)            |                               | 1 = High BER condition detected<br>0 = High BER condition not detected                                                                                                                           |             | RO/LH |
| 3.33.13:8                          | PCS_BER_COUNT[5:0]<br>(R)       |                               | Value indicating number of times BER state machine enters BER_BAD_SH state                                                                                                                       |             | COR   |
| 3.33.7:0                           | PCS_ERR_BLOCK_COUNT[7:0]<br>(R) |                               | Value indicating number of times RX decode state machine enters RX_E state<br>in functional mode. Same value is also reflected in 30.16 and reading either<br>register clears the counter value. |             | COR   |

#### Table 196: PCS\_TP\_SEED\_A0

| Device Address: 0x03 Register Ad |                            | lress: 0x0022 | Default: 0x0000   |             |        |
|----------------------------------|----------------------------|---------------|-------------------|-------------|--------|
| Bit(s)                           | Nai                        | me            |                   | Description | Access |
| 3.34.15:0                        | PCS_TP_SEED_A[15:0]<br>(R) |               | Test pattern seed | A bits 15-0 | RW     |

## Table 197: PCS\_TP\_SEED\_A1

| Device Address: 0x03 Register Address: 0x00 |     | dress: 0x0023 | : 0x0023 Default: 0x0000 |             |        |
|---------------------------------------------|-----|---------------|--------------------------|-------------|--------|
| Bit(s)                                      | Nai | ne            |                          | Description | Access |





Preliminary Datasheet Revision 0.8

| 3.35.15:0 | PCS_TP_SEED_A[31:16]<br>(R) | Test pattern seed A bits 31-16 | RW |
|-----------|-----------------------------|--------------------------------|----|
|-----------|-----------------------------|--------------------------------|----|

## Table 198: PCS\_TP\_SEED\_A2

| Device Address: 0x03 Register |                      | Register Ado | dress: 0x0024       | Default: 0x0000 |        |
|-------------------------------|----------------------|--------------|---------------------|-----------------|--------|
| Bit(s)                        | Na                   | me           |                     | Description     | Access |
| 3.36.15:0                     | PCS_TP_SEED_A<br>(R) | A[47:32]     | Test pattern seed . | A bits 47-32    | RW     |

#### Table 199: PCS\_TP\_SEED\_A3

| Device Address: 0x03 Register Ad |                             | dress: 0x0025 | Default: 0x0000   |              |        |
|----------------------------------|-----------------------------|---------------|-------------------|--------------|--------|
| Bit(s)                           | Nai                         | me            | Description       |              | Access |
| 3.37.9:0                         | PCS_TP_SEED_A[57:48]<br>(R) |               | Test pattern seed | A bits 57-48 | RW     |

#### Table 200: PCS\_TP\_SEED\_B0

| Device Address: 0x03 Register A |                            | Register Ade | dress: 0x0026     | Default: 0x0000 |        |
|---------------------------------|----------------------------|--------------|-------------------|-----------------|--------|
| Bit(s)                          | Nai                        | Name         |                   | Description     | Access |
| 3.38.15:0                       | PCS_TP_SEED_B[15:0]<br>(R) |              | Test pattern seed | B bits 15-0     | RW     |

### Table 201: PCS\_TP\_SEED\_B1

| Device Address: 0x03 Register Add |                             | lress: 0x0027 | Default: 0x0000   |              |        |
|-----------------------------------|-----------------------------|---------------|-------------------|--------------|--------|
| Bit(s)                            | Nai                         | me            | Description       |              | Access |
| 3.39.15:0                         | PCS_TP_SEED_B[31:16]<br>(R) |               | Test pattern seed | B bits 31-16 | RW     |

## Table 202: PCS\_TP\_SEED\_B2

| Device Address: 0x03 Register Add |                             | lress: 0x0028 | Default: 0x0000   |              |        |
|-----------------------------------|-----------------------------|---------------|-------------------|--------------|--------|
| Bit(s)                            | Nai                         | me            |                   | Description  | Access |
| 3.40.15:0                         | PCS_TP_SEED_B[47:32]<br>(R) |               | Test pattern seed | B bits 47-32 | RW     |





## Table 203: PCS\_TP\_SEED\_B3

| Device Address: 0x03 Register Add |                             | lress: 0x0029 | Default: 0x0000   |              |        |
|-----------------------------------|-----------------------------|---------------|-------------------|--------------|--------|
| Bit(s)                            | Nai                         | me            |                   | Description  | Access |
| 3.41.9:0                          | PCS_TP_SEED_B[57:48]<br>(R) |               | Test pattern seed | B bits 57-48 | RW     |

#### Table 204: PCS\_TP\_CONTROL

| Device Address: 0x03 Register Addr |                            | lress: 0x002A | Default: 0x0000                                                                                   |                                                                                                    |        |
|------------------------------------|----------------------------|---------------|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------|
| Bit(s)                             | Nai                        | me            |                                                                                                   | Description                                                                                        | Access |
| 3.42.5                             | PCS_PRBS31_RX_TP_EN<br>(R) |               |                                                                                                   | 1 = Enable PRBS31 test pattern verification on receive path<br>0 = Normal operation (Default 1'b0) |        |
| 3.42.4                             | PCS_PRBS31_TX_TP_EN<br>(R) |               | 1 = Enable PRBS31 test pattern generation on transmit path<br>0 = Normal operation (Default 1'b0) |                                                                                                    |        |
| 3.42.3                             | PCS_TX_TP_EN<br>(R)        |               | 1 = Enable transm<br>0 = Normal opera                                                             | RW                                                                                                 |        |
| 3.42.2                             | PCS_RX_TP_EN<br>(R)        |               |                                                                                                   | 1 = Enable receive test pattern verification<br>0 = Normal operation (Default 1'b0)                |        |
| 3.42.1                             | PCS_TP_SEL<br>(R)          |               | 1 = Square wave test pattern<br>0 = Pseudo random test pattern (Default 1'b0)                     |                                                                                                    |        |
| 3.42.0                             | PCS_DP_SEL<br>(R)          |               | 1 = 0'S data patte<br>0 = LF data patter                                                          |                                                                                                    |        |

## Table 205: PCS\_TP\_ERR\_COUNT

| Device Address: 0x03 Register Ad |                               | iress: 0x002B | Default: 0x0000                           |                                                                                                                                                                                                           |        |
|----------------------------------|-------------------------------|---------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                           | Na                            | me            | Description                               |                                                                                                                                                                                                           | Access |
| 3.43.15:0                        | PCS_TP_ERR_COUNT[15:0]<br>(R) |               | during the test pate<br>PRBS31 test patte | counter. This counter reflects number of errors occurred<br>tern mode selected through PCS_TP_CONTROL. In<br>ern verification mode, counter value indicates the number of<br>t have 1 or more bit errors. | COR    |

## Table 206: PCS\_VS\_CONTROL

| Device Ad | Device Address: 0x03 Register Addres |    | dress: 0x8000 | Default: 0x00B0 |        |
|-----------|--------------------------------------|----|---------------|-----------------|--------|
| Bit(s)    | Nai                                  | ne |               | Description     | Access |





**Preliminary Datasheet Revision 0.8** 

| 3.32768.7:4 | PCS_SQWAVE_N<br>(R)         | Sets number of repeating 0's followed by repeating 1's during square wave test pattern generation mode (Default 4'1011)                                                                                                                                         | RW |
|-------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| 3.32768.3   | RESERVED<br>SPARE<br>(R)    | For TI use only (Default 1'b0)                                                                                                                                                                                                                                  | RW |
| 3.32768.2   | PCS_RX_DEC_CTRL_CHAR<br>(R) | PCS RX Decode control character selection. Determines what control<br>characters are passed<br>0 = A/K/R control characters are changed to Idles. Reserved characters<br>passed through (Default 1'b0)<br>1 = A/K/R control characters are passed through as is | RW |
| 3.32768.1   | PCS_DESCR_DISABLE<br>(R)    | De-scrambler control in 10GKR RX PCS<br>1 = Disable descrambler<br>0 = Enable descrambler (Default 1'b0)                                                                                                                                                        | RW |
| 3.32768.0   | PCS_SCR_DISABLE<br>(R)      | Scrambler control in 10GKR TX PCS<br>1 = Disable scrambler<br>0 = Enable scrambler (Default 1'b0)                                                                                                                                                               | RW |

## Table 207: PCS\_VS\_STATUS

| Device Address: 0x03 Register Addr |                                  | dress: 0x8010 | Default: 0x00FD                                                                                                                                                                                                                                                                           |                   |        |
|------------------------------------|----------------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------|
| Bit(s)                             | Name                             |               |                                                                                                                                                                                                                                                                                           | Description       | Access |
| 3.32784.13                         | UNCORR_ERR_STATUS<br>(R)         |               | 1 = Uncorrectable                                                                                                                                                                                                                                                                         | block error found | RO/LH  |
| 3.32784.12                         | CORR_ERR_STATUS<br>(R)           |               | 1 = Correctable bl                                                                                                                                                                                                                                                                        | ock error found   | RO/LH  |
| 3.32784.8                          | PCS_TP_ERR<br>(R)                |               | PCS test pattern v<br>1 = Error occurred<br>Number of errors<br>register                                                                                                                                                                                                                  | RO/LH             |        |
| 3.32784.7:0                        | RESERVED<br>PCS_ENC_ERR_(<br>(R) | COUNT[7:0]    | For TI use only.<br>PCS encoder error counter. This counter increment whenever following error<br>condition occurs in the PCS encoder in 10GKR datapath.<br>a) Invalid control codes<br>b) Invalid "O" code<br>c) Non existent corresponding block format for defined XGMII<br>characters |                   | COR    |





## **AUTO-NEGOTIATION REGISTERS**

Below registers can be accessed only in Clause 45 mode and with device address field set to 0x07 (DA[4:0] = 5'b00111)

#### Table 208: AN\_CONTROL

| Device Address: 0x07 Register Addr |                    | dress: 0x0000 | Default: 0x3000                        |                                                                    |        |
|------------------------------------|--------------------|---------------|----------------------------------------|--------------------------------------------------------------------|--------|
| Bit(s)                             | Name               |               |                                        | Description                                                        | Access |
| 7.0.15                             | AN_RESET<br>(RX)   |               |                                        | 1 = Resets Auto Negotiation<br>0 = Normal operation (Default 1'b0) |        |
| 7.0.13                             | RESERVED<br>(RX)   |               | For TI use only (I                     | Default 1'b1)                                                      | RW     |
| 7.0.12                             | AN_ENABLE<br>(RX)  |               | 1 = Enable Auto N<br>0 = Disable Auto  | Vegotiation (Default 1'b1)<br>Negotiation                          | RW     |
| 7.0.9                              | AN_RESTART<br>(RX) |               | 1 = Restart Auto I<br>0 = Normal opera | Vegotiation<br>tion (Default 1'b0)                                 | RW/SC  |

#### Table 209: AN\_STATUS

| Device A | Device Address: 0x07 Regist |      | dress: 0x0001                                                                                                        | Default: 0x0088                                                                             |        |
|----------|-----------------------------|------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------|
| Bit(s)   | Nai                         | me   |                                                                                                                      | Description                                                                                 | Access |
| 7.1.9    | AN_PAR_DET_F<br>(RX)        | AULT |                                                                                                                      | n detected via parallel detection function<br>been detected via parallel detection function | RO/LH  |
| 7.1.7    | AN_EXP_NP_STATUS<br>(RX)    |      | 1 = Extended nex<br>0 = Extended nex                                                                                 | t page is used<br>t page is not allowed                                                     | RO     |
| 7.1.6    | AN_PAGE_RCVD<br>(RX)        |      | 1 = A page has been received<br>0 = A page has not been received                                                     |                                                                                             | RO/LH  |
| 7.1.5    | AN_COMPLETE<br>(RX)         |      | 1 = Auto Negotiation process is completed<br>0 = Auto Negotiation process not completed                              |                                                                                             | RO     |
| 7.1.4    | REMOTE_FAULT<br>(RX)        |      | 1 = Remote fault<br>0 = Remote fault                                                                                 | detected by AN<br>not detected by AN                                                        | RO/LH  |
| 7.1.3    | AN_ABILITY<br>(RX)          |      | Always reads 1.<br>1 = Device is able to perform Auto Negotiation<br>0 = Device not able to perform Auto Negotiation |                                                                                             | RO     |
| 7.1.2    | LINK_STATUS<br>(RX)         |      | 1 = Link is up<br>0 = Link is down                                                                                   |                                                                                             | RO/LL  |
| 7.1.0    | AN_LP_ABILITY<br>(RX)       | 7    |                                                                                                                      | perform Auto Negotiation<br>perform Auto Negotiation                                        | RO     |

#### Table 210: AN\_DEV\_PACKAGE

**Register Address: 0x0005** 

Default: 0x0080





## TLK10232 Dual Channel Multi-Rate Transceiver Preliminary Datasheet Revision 0.8

| Bit(s) | Name               | Description                                                                                                      | Access |
|--------|--------------------|------------------------------------------------------------------------------------------------------------------|--------|
| 7.5.7  | AN_PRESENT<br>(RX) | Always reads 1<br>1 = Auto Negotiation present in the package<br>0 = Auto Negotiation not present in the package | RO     |

## Table 211: AN\_ADVERTISEMENT\_1

| Device A   | Device Address: 0x07 Register Ad |                      | dress: 0x0010                                                                                                                                                                                                                                                                                                                                                                            | Default: 0x1001                                                                                             |        |
|------------|----------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)     | Nai                              | me                   | Description                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                             | Access |
| 7.16.15    | AN_NEXT_PAGE<br>(RX)             | AN_NEXT_PAGE<br>(RX) |                                                                                                                                                                                                                                                                                                                                                                                          | NP bit (D15) in base link codeword<br>1 = Next page available<br>0 = Next page not available (Default 1'b0) |        |
| 7.16.14    | AN_ACKNOWLEDGE<br>(RX)           |                      | Acknowledge bit                                                                                                                                                                                                                                                                                                                                                                          | Acknowledge bit (D14) in base link codeword. Always reads 0.                                                |        |
| 7.16.13    | AN_REMOTE_FAULT<br>(RX)          |                      | RF bit (D13) in base link codeword<br>1 = Sets RF bit to 1<br>0 = Normal operation (Default 1'b0)                                                                                                                                                                                                                                                                                        |                                                                                                             | RW     |
| 7.16.12:10 | AN_CAPABILITY[2:0]<br>(RX)       |                      |                                                                                                                                                                                                                                                                                                                                                                                          | D12:D10 bits of the base link codeword. Consists of<br>SE, ASM_DIR (Default 3'b100)                         | RW     |
| 7.16.9:5   | AN_ECHO_NONCE[4:0]<br>(RX)       |                      | Value to be set in D9:D5 bits of the base link codeword. Consists of Echo<br>nonce value. Transmitted in base page only until local device and link Partner<br>have exchanged unique Nonce values, at which time transmitted Echoed<br>Nonce will change to Link Partner's Nonce value. Read value always reflects<br>the value written, not the actual Echoed Nonce. (Default 5'b00000) |                                                                                                             | RW     |
| 7.16.4:0   | AN_SELECTOR[<br>(RX)             | 4:0]                 | Value to be set in field value (Defau                                                                                                                                                                                                                                                                                                                                                    | RW                                                                                                          |        |

## Table 212: AN\_ADVERTISEMENT\_2

| Device Address: 0x07 Register |                           | Register Add  | dress: 0x0011                                                                                                                                                                     | Default: 0x0080                                                                                                                      |        |
|-------------------------------|---------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                        | Nai                       | Name          |                                                                                                                                                                                   | Description                                                                                                                          | Access |
| 7.17.15:8                     | AN_ABILITY[10:3]<br>(RX)  |               | Value to be set in D31:D24 bits of the base link codeword. Consists of technology ability field bits [10:3] (Default 9'b000000000)                                                |                                                                                                                                      |        |
| 7.17.7                        | AN_ABILITY[2]<br>(RX)     |               | Value to be set in<br>ability field bits [2<br>(Default 1'b1)                                                                                                                     |                                                                                                                                      |        |
| 7.17.6                        | AN_ABILITY[1]<br>(RX)     |               |                                                                                                                                                                                   | Value to be set in D22 bits of the base link codeword. Consists of technology ability field bits [1]. Always set to 0 (Default 1'b0) |        |
| 7.17.5                        | AN_ABILITY[0]<br>(RX)     |               | Value to be set in D21 bits of the base link codeword. Consists of technology ability field bit [0]. When set, indicates device supports 1000BASE-KX (Default 1'b0)               |                                                                                                                                      |        |
| 7.17.4:0                      | AN_TRANS_NOI<br>]<br>(RX) | NCE_FIELD[4:0 | Not used. Transmitted Nonce field is generated by hardware random number generator. Read value always reflects value written, not the actual Transmitted Nonce (Default 5'b00000) |                                                                                                                                      |        |





## Table 213: AN\_ADVERTISEMENT\_3

| Device Address: 0x07 Register Addr |                          | dress: 0x0012 | Default: 0x4000                                                                                                                          |             |        |
|------------------------------------|--------------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------|
| Bit(s)                             | Name                     |               |                                                                                                                                          | Description | Access |
| 7.18.15                            | AN_FEC_REQUESTED<br>(RX) |               | Value to be set in request to enable                                                                                                     |             |        |
| 7.18.14                            | AN_FEC_ABILITY<br>(RX)   |               | Value to be set in D46 bits of the base link codeword. When set, indicates 10GBASE-KR has FEC ability (Default 1'b1)                     |             | RW     |
| 7.18.13:0                          | AN_ABILITY[24<br>(RX)    | :11]          | Value to be set in D45:D32 bits of the base link codeword. Consists of technology ability field bits [24:11] (Default 14'b0000000000000) |             |        |

## Table 214: AN\_LP\_ADVERTISEMENT\_1<sup>16</sup>

| Device Address: 0x07 Register |                           | Register Ad                | dress: 0x0013                                                                                                                    | Default: 0x0001                                                                                                                      |        |
|-------------------------------|---------------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)                        | Nai                       | Name                       |                                                                                                                                  | Description                                                                                                                          | Access |
| 7.19.15                       | AN_LP_NEXT_PAGE<br>(RX)   |                            | NP bit (D15) in link partner base page<br>1 = Next page available in link partner<br>0 = Next page not available in link partner |                                                                                                                                      |        |
| 7.19.14                       | AN_LP_ACKNOWLEDGE<br>(RX) |                            | Acknowledge bit (D14) in link partner base page.                                                                                 |                                                                                                                                      |        |
| 7.19.13                       | AN_LP_REMOTE<br>(RX)      | AN_LP_REMOTE_FAULT<br>(RX) |                                                                                                                                  | RF bit (D13) in link partner base page<br>1 = Remote fault detected in link partner<br>0 = Remote fault not detected in link partner |        |
| 7.19.12:10                    | AN_LP_CAPABILITY<br>(RX)  |                            | D12:D10 bits of the link partner base page. Consists of abilities like PAUSE, ASM_DIR                                            |                                                                                                                                      | - RO   |
| 7.19.9:5                      | AN_ LP_ECHO_NONCE<br>(RX) |                            | D9:D5 bits of the link partner base page. Consists of Echo nonce value                                                           |                                                                                                                                      |        |
| 7.19.4:0                      | AN_LP_SELECT<br>(RX)      | OR[4:0]                    | D4:D0 bits of the<br>Always reads 5'b0                                                                                           |                                                                                                                                      |        |

#### Table 215: AN\_LP\_ADVERTISEMENT\_2

| Device Address: 0x07 Register Addr |                             | dress: 0x0014 | Default: 0x0000                           |    |        |
|------------------------------------|-----------------------------|---------------|-------------------------------------------|----|--------|
| Bit(s)                             | Name                        |               | Description                               |    | Access |
| 7.20.15:8                          | AN_LP_ABILITY[10:3]<br>(RX) |               | D31:D24 bits of the field bits [10:3]     | RO |        |
| 7.20.7                             | AN_LP_ABILITY[2]<br>(RX)    |               | D23 bits of the lin<br>[2]. When high, ir |    |        |
| 7.20.6                             | AN_LP_ABILITY<br>(RX)       | [1]           | D22 bits of the lin [1].                  |    |        |

<sup>16</sup> To get accurate AN\_LP\_ADVERTISEMENT read value, Register 7.19 should be read first before reading 7.20 and 7.21





**Preliminary Datasheet Revision 0.8** 

| 7.20.5   | AN_LP_ABILITY[0]<br>(RX)        | D21 bits of the link partner base page. Consists of technology ability field bit [0]. When high, indicates link partner supports 1000BASE-KX |  |
|----------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7.20.4:0 | AN_LP_TRANS_NONCE_FIELD<br>(RX) | D20:D16 bits of the link partner base page. Consists of transmitted nonce value                                                              |  |

## Table 216: AN\_LP\_ADVERTISEMENT\_3

| Device Address: 0x07 Register Address |                             | dress: 0x0015 | Default: 0x0000                                                                                            |  |        |
|---------------------------------------|-----------------------------|---------------|------------------------------------------------------------------------------------------------------------|--|--------|
| Bit(s)                                | Name                        |               | Description                                                                                                |  | Access |
| 7.21.15                               | AN_LP_FEC_REQUESTED<br>(RX) |               | D47 bits of the lir<br>request to enable                                                                   |  |        |
| 7.21.14                               | AN_LP_FEC_ABILITY<br>(RX)   |               | D46 bits of the link partner base page. When high, indicates link partner has FEC ability                  |  | RO     |
| 7.21.13:0                             | AN_LP_ABILITY<br>(RX)       | 7[24:11]      | D45:D32 bits of the link partner base page. Consists of link partner technology ability field bits [24:11] |  |        |

## Table 217: AN\_XNP\_TRANSMIT\_1

| Device Address: 0x07 |                          | Register Address: 0x0016 |                                                                                                                                                                                                   | Default: 0x2000                                                                                                      |        |
|----------------------|--------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)               | Nai                      | me                       |                                                                                                                                                                                                   | Description                                                                                                          | Access |
| 7.22.15              | AN_XNP_NEXT_PAGE<br>(RX) |                          | 1 = Next page ava                                                                                                                                                                                 | NP bit (D15) in next page code word<br>1 = Next page available<br>0 = Next page not available (Default 1'b0)         |        |
| 7.22.14              | RESERVED<br>(RX)         |                          | Always reads 0.                                                                                                                                                                                   |                                                                                                                      | RO     |
| 7.22.13              | AN_MP<br>(RX)            |                          | Message page bit (D13) in next page code word<br>1 = Sets MP bit to 1 indicating next page is a message page (Default 1'b1)<br>0 = Sets MP bit to 0 indicating next page is unformatted next page |                                                                                                                      | RW     |
| 7.22.12              | AN_ACKNOWLEDGE_2<br>(RX) |                          |                                                                                                                                                                                                   | D12 bit of the next page code word. When set, indicates act on the information defined in the message (Default 1'b0) | RW     |
| 7.22.11              | AN_TOGGLE<br>(RX)        |                          | Not used. Toggle value is generated by hardware. Read value always reflects value written, not the actual Toggle field (Default 1'b0)                                                             |                                                                                                                      | RW     |
| 7.22.10:0            | AN_CODE_FIELD<br>(RX)    | D                        | Value to be set in D10:D0 bits of the next page code word. Consists of Message/Unformatted code field value (Default 11'b0000000000)                                                              |                                                                                                                      | RW     |

## Table 218: AN\_XNP\_TRANSMIT\_2

| Device Address: 0x07 Register Address: 0x0017 |     | dress: 0x0017 | Default: 0x0000 |             |        |
|-----------------------------------------------|-----|---------------|-----------------|-------------|--------|
| Bit(s)                                        | Nai | me            |                 | Description | Access |





**Preliminary Datasheet Revision 0.8** 

|  | 7.23.15:0 |  | Value to be set in D31:D16 bits of the next page code word. Consists of Message/Unformatted code field value (Default 16'b00000000000000000) | RW |  |
|--|-----------|--|----------------------------------------------------------------------------------------------------------------------------------------------|----|--|
|--|-----------|--|----------------------------------------------------------------------------------------------------------------------------------------------|----|--|

## Table 219: AN\_XNP\_TRANSMIT\_3

| Device Ad | Device Address: 0x07 Register |  | dress: 0x0018 | Default: 0x0000                                                                                             |        |
|-----------|-------------------------------|--|---------------|-------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)    | Bit(s) Name                   |  |               | Description                                                                                                 | Access |
| 7.24.15:0 | AN_MSG_CODE_2<br>(RX)         |  |               | D47:D32 bits of the next page code word. Consists of atted code field value (Default 16'b00000000000000000) | RW     |

## Table 220: AN\_LP\_XNP\_ABILITY\_1<sup>17</sup>

| Device A  | Device Address: 0x07 Register Ad |                             | dress: 0x0019                                                                                                                                   | Default: 0x0000                                                                                                                      |        |
|-----------|----------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)    | Name                             |                             | Description                                                                                                                                     |                                                                                                                                      | Access |
| 7.25.15   | AN_LP_XNP_NEXT_PAGE<br>(RX)      |                             | NP bit (D15) in next page code word<br>1 = Next page available<br>0 = Next page not available (Default 1'b0)                                    |                                                                                                                                      |        |
| 7.25.14   | AN_LP_XNP_ACKNOWLEDGE<br>(RX)    |                             | Value in D14 bit of the next page code word. When set, indicates device is able to act on the information defined in the message (Default 1'b0) |                                                                                                                                      |        |
| 7.25.13   | AN_LP_MP<br>(RX)                 |                             | 1 = Sets MP bit to                                                                                                                              | (D13) in next page code word<br>1 indicating next page is a message page<br>0 indicating next page is unformatted next page (Default | RO     |
| 7.25.12   | AN_LP_ACKNOV<br>(RX)             | AN_LP_ACKNOWLEDGE_2<br>(RX) |                                                                                                                                                 | of the next page code word. When set, indicates device is information defined in the message (Default 1'b0)                          |        |
| 7.25.11   | AN_LP_TOGGLE<br>(RX)             |                             | Value of D11 bit<br>value(Default 1'b                                                                                                           | of the next page code word. Consists of Toggle field<br>0)                                                                           |        |
| 7.25.10:0 | AN_LP_CODE_FIELD<br>(RX)         |                             |                                                                                                                                                 | 0 bits of the next page code word. Consists of natted code field value (Default 11'b0000000000)                                      |        |

## Table 221: AN\_LP\_XNP\_ABILITY\_2

| Device Ad | Device Address: 0x07     |  | lress: 0x001A | Default: 0x0000                                                                                             |        |
|-----------|--------------------------|--|---------------|-------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)    | Bit(s) Name              |  |               | Description                                                                                                 | Access |
| 7.26.15:0 | AN_LP_MSG_CODE_1<br>(RX) |  |               | D31:D16 bits of the next page code word. Consists of atted code field value (Default 16'b00000000000000000) | RO     |

<sup>17</sup> To get accurate AN\_LP\_XNP\_ABILITYT read value, Register 7.25 should be read first before reading 7.26 and 7.27





## Table 222: AN\_LP\_XNP\_ABILITY\_3

| Device Ad | Device Address: 0x07 Reg |    | lress: 0x001B | Default: 0x0000                                                                                             |        |
|-----------|--------------------------|----|---------------|-------------------------------------------------------------------------------------------------------------|--------|
| Bit(s)    | Nai                      | me |               | Description                                                                                                 | Access |
| 7.27.15:0 | AN_LP_MSG_CODE_2<br>(RX) |    |               | D47:D32 bits of the next page code word. Consists of atted code field value (Default 16'b00000000000000000) | RO     |

#### Table 223: AN\_BP\_STATUS

| Device A | Device Address: 0x07 Register |      | dress: 0x0030                                       | Default: 0x0001                    |    |  |
|----------|-------------------------------|------|-----------------------------------------------------|------------------------------------|----|--|
| Bit(s)   | Name                          |      |                                                     | Description                        |    |  |
| 7.48.4   | AN_10G_KR_FEC<br>(RX)         |      | 1 = PMA/PMD is negotiated to perform 10GBASE-KR FEC |                                    |    |  |
| 7.48.3   | AN_10G_KR<br>(RX)             |      | 1 = PMA/PMD is negotiated to perform 10GBASE-KR     |                                    |    |  |
| 7.48.1   | AN_1G_KX<br>(RX)              |      | 1 = PMA/PMD is                                      | negotiated to perform 1000BASE-KX  | RO |  |
| 7.48.0   | AN_BP_AN_ABI<br>(RX)          | LITY | Always reads 1.<br>1 = Indicates 1000               | BASE-KX, 10GBASE-KR is implemented |    |  |

#### Table 224: AN\_VS\_CONTROL

| Device Ac | Device Address: 0x07 Regi         |  | dress: 0x8000                                                                                                                                                                                                                               | Default: 0x0000                                                |        |
|-----------|-----------------------------------|--|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|--------|
| Bit(s)    | Name                              |  | Description                                                                                                                                                                                                                                 |                                                                | Access |
| 7.32768.1 | RESERVED<br>AN_SKIP_NONCE<br>(RX) |  | For TI use only. (Default 1'b0)<br>1 = Skip nonce check. Should be set when data is looped back within the<br>same channel (HS TX -> HS RX) either internally (deep local loopback) or<br>externally<br>0 = Normal operation (Default 1'b0) |                                                                | RW     |
| 7.32768.0 |                                   |  |                                                                                                                                                                                                                                             | Default 1'b0)<br>to speed up simulation<br>tion (Default 1'b0) |        |

