

# Using Boundary Scan on the TMS320VC5421 DSP

Clay Turner Bill Winderweedle C5000 Applications Team

#### ABSTRACT

The TMS320VC5421 DSP (hereafter referred to as VC5421) is a dual-core processor implementing standard IEEE 1149.1 boundary scan capability. This application report contains a description of the VC5421 boundary scan implementation and information about how to use it with other boundary scan tools and devices.

The material covered in this application report assumes the reader is familiar with the boundary scan concepts defined by IEEE Standard 1149.1. An overview of these concepts is presented in the IEEE Std 1149.1 (JTAG) Testability Primer (literature number SSYA002). For detailed information on the operation and requirements for boundary scan, refer to the IEEE standard itself. Copies of the standard are available from IEEE at 1-800-678-IEEE.

#### Contents

| 1 | VC5421 Boundary Scan Implementation                                 | . 2 |
|---|---------------------------------------------------------------------|-----|
|   | 1.1 VC5421 Silicon Revision Requirements                            | . 2 |
|   | 1.2 Full Observe and Control Capability                             | . 2 |
|   | 1.3 VC5421 Hardware Requirements for Boundary Scan Test             | . 2 |
|   | 1.4 VC5421 Boundary Scan Pin Coverage                               | . 3 |
|   | 1.5 VC5421 Boundary Scan Description Language (BSDL) Implementation | . 3 |
|   | 1.6 VC5421 Boundary Scan Instruction Implementation                 | . 5 |
|   |                                                                     |     |

#### List of Figures

| Figure 1. | Initialization for Boundary Scan Test Mode using TRST, EMU0 and EMU1/OFF | 2 |
|-----------|--------------------------------------------------------------------------|---|
| Figure 2. | Boundary Scan Structure of the VC5421                                    | 3 |
| Figure 3. | The VC5421 subsystems modeled as a "module" in the scan chain.           | 5 |

#### List of Tables

| Table 1. | Device Pins Not Testable Through Boundary Scan                   | 3 |
|----------|------------------------------------------------------------------|---|
| Table 2. | Pins Captured by each VC5421 Subsystem During Boundary Scan Test | 4 |

## 1 VC5421 Boundary Scan Implementation

#### 1.1 VC5421 Silicon Revision Requirements

The VC5421 boundary scan implementation described in this document applies to all silicon revisions.

## 1.2 Full Observe and Control Capability

Unlike the VC5420, the VC5421 implements standard observe and control capability with respect to the IEEE Standard 1149.1. This means all pins with input functions (input or I/O pins) have observe capability and all pins with output functions (outputs and I/O pins) have control capability. Consequently, there are no testability limitations due to limited control capability as was present on the VC5420.

### 1.3 VC5421 Hardware Requirements for Boundary Scan Test

Boundary scan test requires control of the five test access port signals (TMS, TCK, TDI, TDO and TRST) as described in IEEE standard 1149.1. Two additional signals, EMU0 and EMU1/ $\overline{OFF}$ , are used by TI DSPs to provide emulation debug capability through the JTAG test access port. These signals are also used by TI for scan-based factory tests.

During boundary scan tests, EMU0 and EMU1/OFF must be held high while TRST is transitioned from low to high. This operation sets the correct internal test mode for boundary scan test to be performed. EMU0 and EMU1/OFF should be pulled high through 4.7k ohm pullup resistors on each pin. The pullup resistors are connected to the DVdd power supply for the VC5421.

Boundary scan ATPG tools should be configured to cycle TRST prior to beginning boundary scan tests to ensure that the device is in the proper test mode.





## 1.4 VC5421 Boundary Scan Pin Coverage

All digital pins (102 pins) on the VC5421 have boundary scan cells for test with the following exceptions. The device pins not testable through boundary scan are shown below in Table 1.

 Table 1. Device Pins Not Testable Through Boundary Scan

| Pin                         | Pin Function          |
|-----------------------------|-----------------------|
| DVdd, CVdd, Vss, AVdd, Vssa | Power supply pins     |
| TEST                        | Factory test pins     |
| TMS, TCK, TDI, TDO, TRST    | JTAG test access pins |
| EMU0, EMU1/OFF              | Emulation test pins   |

### 1.5 VC5421 Boundary Scan Description Language (BSDL) Implementation

A representation of the internal structure of the VC5421 with respect to boundary scan is shown in Figure 2. The VC5421 is composed of two internal processors called subsystems. Each subsystem has its own independent TAP controller to provide boundary scan test and emulation capability. The device signals TMS, TCK and TRST are connected to each subsystem in parallel. The device TDI is connected to subsystem A. The internal equivalent of TDO for subsystem A is connected to the internal TDI for subsystem B. The output of the chain from subsystem B is connected to the device TDO. To a boundary scan test system, this structure is equivalent to treating the subsystems as independent devices.



Figure 2. Boundary Scan Structure of the VC5421

The two subsystems have the ability to capture unique groups of pins on the device. Subsystem A captures 74 pins which include the pins associated uniquely with subsystem A and the device pins that are common to both subsystems. Subsystem B captures only the device pins associated with subsystem B. The pins captured by each subsystem are listed in Table 2.

| Subsystem | Pins                           |                            |                            | Description                 |
|-----------|--------------------------------|----------------------------|----------------------------|-----------------------------|
| A         | A_BCLKR [0:2]<br>A_BCLKX [0:2] | A_BDR [0:2]<br>A_BDX [0:2] | A_FSR [0:2]<br>A_FSX [0:2] | McBSP signals               |
|           | A_CLKOUT                       | CLKIN                      |                            | Clock signals               |
|           | A_GPIO[0:3]                    | A_XF                       |                            | General Purpose I/O signals |
|           | A_INT[0:1]                     | A_NMI                      | A_RS                       | Interrupt signals           |
|           | HOLD                           | HOLDA                      |                            | Bus Hold Signals            |
|           | XIO                            | SELA/B                     |                            | Mode control signals        |
|           | HCS_HMODE<br>HR/W              | HDS1 HPIRS                 | HDS2<br>HRDY               | HPI-16 signals              |
|           | HA[0:17] / PPA[1               | 7:0]                       |                            | Address bus                 |
|           | HD[0:15] / PPD [               | 15:0]                      |                            | Data bus                    |
| В         | B_BCLKR [0:2]<br>B_BCLKX [0:2] | B_BDR [0:2]<br>B_BDX [0:2] | B_FSR [0:2]<br>B_FSX [0:2] | McBSP signals               |
|           | B_CLKOUT                       |                            |                            | Clock signals               |
|           | B_GPIO[0:3]                    | B_XF                       |                            | General Purpose I/O signals |
|           | B_INT[0:1]                     | B_NMI                      | B_RS                       | Interrupt signals           |

Table 2. Pins Captured by each VC5421 Subsystem During Boundary Scan Test

Although ATPG tools vary in how they describe system level structure, all tools provide a method to describe the order of the devices in the scan chain. The BSDL description of the VC5421 is implemented as 2 BSDL files, one for each subsystem. These two boundary scan objects must always be paired and described to the ATPG tools in the proper order. Subsystem B <u>must</u> be described as the subsystem closer to TDO. If the order is reversed, tests generated by the ATPG tools will be incorrect.

Since the connection between the scan chains of the two subsystems is internal to the device, some ATPG tools may issue a warning or error indicating that the TDO-TDI connection between the two subsystem objects is not present. In this case, the device can be modeled as a multi-chip module using the hierarchical capabilities of the ATPG tool. Many boundary scan systems have hierarchical scan chain descriptions where, for example, a plug-in module may be described as a sub-chain to the main boundary scan chain. The model for the sub-chain is generated separately, and then referenced in the description of the main boundary scan chain. The same approach can be used to model the VC5421 as a single object if necessary. The device can be modeled as a sub-chain composed of subsystem A and subsystem B, shown in Figure 3. Then, the VC5421 can be referenced in the main description of the scan chain as a single device "module". Since the methods to describe hierarchical and modular systems are tool dependent, a single method cannot be described here. It will be necessary to contact the ATPG tool vendor regarding how this procedure is done on their tool. Given the BSDL files for each subsystem and the information in this document, a model can be generated.





Separate BSDL files are provided for subsystem A and subsystem B. Current VC5421 BSDL files and information are available on the web at:

http://www.ti.com/sc/docs/tools/dsp/ftp/c54x.htm

## 1.6 VC5421 Boundary Scan Instruction Implementation

The VC5421 implements the following instructions for boundary scan:

- SAMPLE/PRELOAD
- EXTEST
- BYPASS
- HIGHZ

IEEE standard 1149.1 specifies that the SAMPLE/PRELOAD instruction samples inputs and preloads but does not drive outputs. During the SAMPLE/PRELOAD instruction, the device pins maintain their normal functional behavior. The behavior of the VC5421 during execution of this instruction is consistent with the specification in the standard.



IEEE standard 1149.1 specifies that the EXTEST instruction samples inputs, and loads and drives outputs. During the EXTEST instruction, all device pins function as boundary scan inputs or outputs depending on their function. The behavior of the VC5421 during execution of this instruction is consistent with the specification in the standard.

IEEE standard 1149.1 specifies that the BYPASS instruction maps a one-bit bypass register between TDI and TDO (to minimize the chain length when a device is not being tested) and the device pins operate in their normal functional (non-test) mode. The behavior of the VC5421 during execution of this instruction is consistent with the specification in the standard. Note that the VC5421 has one bypass bit for each subsystem (since there is a TAP controller for each subsystem) for a total of two bits between the device TDI and TDO. This behavior is accounted for (and maintains compliance with IEEE standard 1149.1) through the use of separate BSDL files for each subsystem.

IEEE standard 1149.1 specifies that the HIGHZ instruction places the bypass register in the scan chain and causes all output pins (either dedicated outputs or I/O pins) to enter a high-impedance state. The behavior of the VC5421 during execution of this instruction is consistent with the specification in the standard.

None of the other boundary scan instructions specified as optional in IEEE standard 1149.1 are implemented on the VC5421.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third–party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265

Copyright © 2002, Texas Instruments Incorporated