<span id="page-0-0"></span>

# **LP8866S-Q1 Automotive Display LED-backlight Driver with Six 150-mA Channels**

# **1 Features**

- AEC-Q100 qualified for automotive applications: – Device temperature grade 1:
	- $-40^{\circ}$ C to +125 $^{\circ}$ C, T<sub>A</sub>
	- Device HBM ESD classification level 2
	- Device CDM ESD classification level C4B
- Input voltage operating range 3 V to 48 V
- Six high-precision current sinks
	- Up to 150-mA DC current for each current sink
	- Current matching 1% (typical)
	- Dimming ratio 32 000:1 using 152-Hz LED output PWM frequency
	- Up to 16-bit LED dimming resolution with I2C, or PWM input
	- 8 Configurable LED strings configuration
- Auto-phase shift PWM dimming
- 12-bit analog dimming
- Up to 48-V  $V_{OUT}$  boost or SEPIC DC/DC controller – Switching frequency 100 kHz to 2.2 MHz
	- Boost spread spectrum for reduced EMI
	- Boost sync input to set boost switching frequency from an external clock
	- Output voltage automatically discharged when boost is disabled
- **Extensive fault diagnostics**

# **2 Applications**

- Backlight for:
	- Automotive infotainment
	- Automotive instrument clusters
	- Smart mirrors
	- Heads-up displays (HUD)

# **3 Description**

The LP8866S-Q1 is an automotive high-efficiency LED driver with boost controller. The Six highprecision current sinks support phase shifting that is automatically adjusted based on the number of channels in use. LED brightness can be controlled globally through the I²C interface or PWM input.

The boost controller has adaptive output voltage control based on the headroom voltages of the LED current sinks. This feature minimizes the power consumption by adjusting the boost voltage to the lowest sufficient level in all conditions. A wide-range adjustable frequency allows the LP8866S-Q1 to avoid disturbance for AM radio band.

The LP8866S-Q1 supports built-in hybrid PWM dimming and analog current dimming, which reduces EMI, extends the LED lifetime, and increases the total optical efficiency.



(1) For all available packages, see the orderable addendum at the end of the data sheet.

(2) Product preview.





**Simplified Schematic**



# **Table of Contents**





# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.



<span id="page-2-0"></span>

# **5 Pin Configuration and Functions**



**Figure 5-1. DCP Package 38-Pin HTSSOP Top View**









#### **Table 5-1. HTTSOP Pin Functions**





#### **Table 5-2. QFN Pin Functions**



<span id="page-6-0"></span>

# **6 Specifications**

#### **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) $(1)$   $(2)$ 



(1) Stresses beyond those listed under *Absolute Maximum Rating* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Condition*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) All voltages are with respect to the potential at the GND pins.
- (3) Internal thermal shutdown circuitry protects the device from permanent damage. Thermal shutdown engages at T $_{\rm J}$  = 165°C (typical) and disengages at  $T_J$  = 150°C (typical).

(4) In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature  $(T_{A\text{-}MAX})$  is dependent on the maximum operating junction temperature (TJ-MAX = 150°C), the power dissipation of the device in the application (P), the junction-to-board thermal resistance and the temperature difference between the system board and the ambient ( $\Delta t_{BA}$ ), which is given by the following equation:  $T_{A-MAX} = T_{J-MAX}$  $(\Theta_{JB}$  × P) - Δt<sub>BA</sub>.

# **6.2 ESD Ratings**



(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted) $(1)$ 



(1) All voltages are with respect to the potential at the GND pins.

**[LP8866S-Q1](https://www.ti.com/product/LP8866S-Q1)**



## <span id="page-7-0"></span>**6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](http://www.ti.com/lit/SPRA953) application report.

(2) Junction-to-ambient thermal resistance is highly application and board-layout dependent. In applications where high maximum power dissipation exists, special care must be paid to thermal dissipation issues in board design.

## **6.5 Electrical Characteristics**

Limits apply over the full operation temperature range –40°C ≤T<sub>A</sub> ≤ +125°C, unless otherwise speicified V<sub>IN</sub> = 12 V<sub>,</sub> VDD = 3.3 V





## **6.5 Electrical Characteristics (continued)**

Limits apply over the full operation temperature range –40°C ≤T<sub>A</sub> ≤ +125°C, unless otherwise speicified<sub>.</sub> V<sub>IN</sub> = 12 V<sub>,</sub> VDD = 3.3 V





# <span id="page-9-0"></span>**6.5 Electrical Characteristics (continued)**

Limits apply over the full operation temperature range –40°C ≤T<sub>A</sub> ≤ +125°C, unless otherwise speicified<sub>.</sub> V<sub>IN</sub> = 12 V<sub>,</sub> VDD = 3.3 V



(1) This specification is not ensured by ATE.

#### **6.6 Logic Interface Characteristics**

Limits apply over the full operation temperature range –40°C ≤ T<sub>A</sub> ≤ +125°C, unless otherwise speicified. V<sub>IN</sub> = 12 V<sub>,</sub> VDD = 5 V,  $V_{EN}$  = 3.3 V



<span id="page-10-0"></span>

Limits apply over the full operation temperature range –40°C ≤ T<sub>A</sub> ≤ +125°C, unless otherwise speicified<sub>.</sub> V<sub>IN</sub> = 12 V<sub>,</sub> VDD = 5 V,  $V_{EN}$  = 3.3 V



## **6.7 Timing Requirements for I2C Interface**

Limits apply over the full operation temperature range –40°C ≤ T<sub>A</sub> ≤ +125°C, unless otherwise speicified<sub>.</sub> V<sub>IN</sub> = 12 V<sub>,</sub> VDD = 5 V<sub>,  $V_{EN}$ </sub> = 3.3 V.

| <b>TEST CONDITIONS</b><br><b>PARAMETER</b> |                                                    | <b>MIN</b> | <b>TYP</b> | <b>MAX</b> | <b>UNIT</b> |     |
|--------------------------------------------|----------------------------------------------------|------------|------------|------------|-------------|-----|
| f <sub>SCLK</sub>                          | Clock frequency                                    |            |            |            | 400         | kHz |
| 1                                          | Hold time (repeated) START condition               |            | 0.6        |            |             | μs  |
| $\overline{2}$                             | Clock low time                                     |            | 1.3        |            |             | μs  |
| 3                                          | Clock high time                                    |            | 600        |            |             | ns  |
| $\overline{4}$                             | Set-up time for a repeated START condition         |            | 600        |            |             | ns  |
| 5                                          | Data hold time                                     |            | 50         |            |             | ns  |
| 6                                          | Data setup time                                    |            | 100        |            |             | ns  |
| 7                                          | Rise time of SDA and SCL                           |            |            |            | 300         | ns  |
| 8                                          | Fall time of SDA and SCL                           |            |            |            | 300         | ns  |
| 9                                          | Set-up time for STOP condition                     |            | 600        |            |             | ns  |
| 10                                         | Bus free time between a STOP and a START condition |            | 1.3        |            |             | μs  |



**Figure 6-1. I2C Timing Diagram**



# <span id="page-11-0"></span>**6.8 Typical Characteristics**

Unless otherwise specified:  $C_{IN} = C_{OUT} = 2 \times 10$ -µF ceramic and  $2 \times 33$ -µF electrolytic,  $V_{DD} = 3.3$  V, charge pump enabled,  $T_A = 25^{\circ}$ C



<span id="page-12-0"></span>

# **7 Detailed Description**

# **7.1 Overview**

The LP8866S-Q1 device is a high-voltage LED driver for automotive infotainment, clusters, HUD and other automotive display LED backlight applications. PWM input is used for brightness control by default. Alternatively, the brightness can also be controlled by I2C Interface.

The boost frequency, LED PWM frequency, and LED string current are configured with external resistors through the BST\_FSET, PWM\_FSET, and ISET pins. The INT pin is used to report faults to the system. Fault interrupt status can be cleared with the I2C interface, or is cleared on the falling edge of the EN pin.

The LP8866S-Q1 supports pure PWM dimming. The six LED current drivers provide up to 150 mA per output and can be tied together to support higher current LEDs. The maximum output current of the LED drivers is set with the ISET resistor and can be optionally scaled by the LEDx CURRENT[11:0] register bits with I2C interface. The LED output PWM frequency is set with a PWM\_FSET resistor. The number of connected LED strings is configured by the LED\_SET resistor, and the device automatically selects the corresponding phase shift mode. For example, if the device is set to 4-strings mode, each LED output is phase shifted by 90 degrees with each other(= 360 / 4). Unused outputs, which must be connected to GND, will be disabled and excluded from adaptive voltage and won't generate any LED faults.

A resistor divider connected from  $V_{\text{OUT}}$  to the FB pin sets the maximum voltage of the boost. For best efficiency, the boost voltage is adapted automatically to the minimum necessary level needed to drive the LED strings by monitoring all the LED output voltages continuously. The switching frequency of the boost regulator can be set between 100 kHz and 2.2 MHz by the BST\_FSET resistor. The boost has a start-up feature that reduces the peak current from the power-line during start-up. The LP8866S-Q1 can also control a power-line FET to reduce battery leakage when disabled and provide isolation and protection in the event of a fault.

Fault detection features of LP8866S-Q1 include:

- Open-string and shorted LED detection
	- LED fault detection prevents system overheating in case of open or short in some of the LED strings
- LED short-to-ground detection
- ISET/BST\_FSET/PWM\_FSET/LED\_SET/MODE resistor out-of-range detection
- Boost overcurrent
- Boost overvoltage
- Device undervoltage protection (VDD UVLO)
	- Threshold sensing from VDD pin
- $V_{IN}$  input overvoltage protection ( $V_{IN}$  OVP)
	- Threshold sensing from VSENSE\_P pin
- $V_{IN}$  input undervoltage protection ( $V_{IN}$  UVLO)
	- Threshold sensing from UVLO pin
- $V_{IN}$  input overcurrent protection  $(V_{IN}$  OCP)
	- Threshold sensing across voltage between VSENSE\_P pin and VSENSE\_N pin
- Thermal shutdown in case of die overtemperature



# <span id="page-13-0"></span>**7.2 Functional Block Diagram**



# **7.3 Feature Description**

# **7.3.1 Control Interface**

Device control interface includes:

- EN is the enable input for the LP8866S-Q1 device.
- PWM is the default input to control the brightness of all current sinks by duty cycle.
- INT is an open-drain fault output indicating fault condition detection.
- SDA and SCL are data and clock line for I2C interface to control the brightness of all current sinks and read back the fault conditions for diagnosis.
- BST\_SYNC is used to input an external clock for the boost switching frequency and control the internal boost clock mode.
	- The external clock is auto detected at start-up and, if missing, the internal clock is used.



- Optionally, the BST\_SYNC can be tied to VDD to enable the boost spread spectrum function or tied to GND to disable it.
- ISET pin to set the maximum LED current level per string.

#### **7.3.2 Function Setting**

Device parameter setting includes:

- BST\_FSET pin is used to set the boost switching frequency through a resistor to signal ground.
- PWM\_FSET pin is used to set the LED output PWM dimming frequency through a resistor to signal ground.
- MODE pin is used to set the dimming mode via an external resistor to signal ground.
- LED SET pin is used to set the LED configuration through a resistor to signal ground.
- ISET pin is used to set the maximum LED current level per OUTx pin.

#### **7.3.3 Device Supply (VDD)**

All internal analog and digital blocks of LP8866S-Q1 are biased from external supply from VDD pin. Either a typical 5-V or 3.3-V supply rail is able to supply VDD from previous linear regulator or DC/DC converter with at least 150-mA current capability.

#### **7.3.4 Enable (EN)**

The LP8866S-Q1 only turns on when the input voltage of EN pin is above the voltage threshold (VEN<sub>IH</sub>) and turns off when the voltage of EN pin is below the threshold (VEN $_{\rm II}$ ). All analog and digital blocks start operating once the LP8866S-Q1 is enabled by asserting EN pin. The SD pin is floating, I2C interface and Fault detection are not active if the EN pin is de-asserted.

#### **7.3.5 Charge Pump**

An integrated regulated charge pump can be used to supply the gate drive for the external FET of the boost controller. The charge pump is enabled or disabled by automatically detecting whether VDD and CPUMP pin are connected together. If VDD is < 4.5 V then use the charge pump to generate a 5-V gate voltage to drive the external boost switching FET. To use the charge pump, a 2.2-µF capacitor is placed between C1N and C1P. If the charge pump is not required, C1N and C1P could be left unconnected and CPUMP pins tied to VDD. A 4.7 µF CPUMP capacitor is used to store energy for the gate driver. The CPUMP capacitor is required to be used in both charge pump enabled and disabled conditions and must be placed as close as possible to the CPUMP pins. Figure 7-1and [Figure 7-2](#page-15-0) show required connections for both use cases.



**Figure 7-1. Charge Pump Enabled Circuit**



<span id="page-15-0"></span>

**Figure 7-2. Charge Pump Disabled Circuit**

If the charge pump is enabled, the CPCAP\_STATUS bit shows whether a fly capacitor was detected and the CP\_STATUS bit shows status of any charge pump faults and generates an INT signal. The CP\_INT\_EN bit can be used to prevent the charge-pump fault from causing an interrupt on the INT pin.

#### **7.3.6 Boost Controller**

The LP8866S-Q1 current-mode-controlled boost DC/DC controller generates the anode voltage for the LEDs. The boost is a current-mode-controlled topology with a cycle by cycle current limit. The boost converter senses the switch current and across the external sense resistor connected between ISNS and ISNSGND. A 20-mΩ sense resistor results in a 10-A cycle by cycle current limit. The sense resistor value could vary from 15 mΩ to 50 mΩ depending on the application. Maximum boost voltage is configured with external FB-pin resistor divider connected between V<sub>OUT</sub> and FB. The FB-divider equation is described in *[Section 7.3.6.3](#page-16-0)*.



**Figure 7-3. Boost Controller Block Diagram**

The boost switching frequency is adjustable from 100 kHz to 2.2 MHz via an external resistor at BST\_FSET (see [Table 7-1\)](#page-16-0). Resistor with 1% accuracy is needed to ensure proper operation.

<span id="page-16-0"></span>

#### **Table 7-1. Boost Frequency Selection**

# *7.3.6.1 Boost Cycle-by-Cycle Current Limit*

The voltage between ISNS and ISNSGND is used for both boost DC/DC controller's current sensing and cycleby-cycle current limit settings. When the cycle-by-cycle current limit is reached, the controller will turn off the switching MOSFET immediately and turn on it again in next siwtching cycle. This cycle-by-cycle current limit could be used as a common protection for all related DC/DC components (inductor, schottky diode and switching MOSFET) to avoid current running over their max limit. Cycle-by-Cycle current limit won't trigger any faults of the device.

$$
I_{\text{CYCLE\_LIMIT}} = \frac{V_{\text{ISNS}}}{R_{\text{SENSE}}}
$$

where

•  $V_{ISMS} = 200$  mV

# *7.3.6.2 Controller Min On/Off Time*

The device boost DC/DC controller has minimum on/off time as below table. Minimum off time should be specially taken care in system design. The SW node rising time plus falling time should be higher than minimum off time to avoid controller not turning off the MOSFET.



#### **Table 7-2. Controller Minimum On/Off Time**

#### *7.3.6.3 Boost Adaptive Voltage Control*

The LP8866S-Q1 boost DC/DC converter generates the anode voltage for the LEDs. During normal operation, boost output voltage is adjusted automatically based on the LED current sink headroom voltages. This is called adaptive boost control. The number of used LED outputs is set by LED SET pin and only the active LED outputs are monitored to control the adaptive boost voltage. Any LED strings with open or short faults are also removed from the adaptive voltage control loop. The LED driver pin voltages are periodically monitored by the control loop and the boost voltage is raised if any of the LED outputs falls below the V<sub>HEADROOM</sub> threshold. The boost voltage is lowered until any of the LED outputs touch the V<sub>HEADROOM</sub> threshold. See [Figure 7-4](#page-17-0) for how the boost voltage automatically scales based on the OUTx-pin voltage, V<sub>HEADROOM</sub> and V<sub>HEADROOM</sub> HYS.

(1)



<span id="page-17-0"></span>

**Figure 7-4. Adaptive Boost Voltage Control Loop Function**

The resistive divider  $(R_1, R_2)$  defines both the minimum and maximum adaptive boost voltage levels. The feedback circuit operates the same in boost and SEPIC topologies. Choose maximum boost voltage based on the maximum LED string voltage specification. Before the LED drivers are active, the boost starts up to the initial boost level. The initial boost voltage is approximately in the 88% point of minimum to maximum boost voltage. Once the LED driver channels are active, the boost output voltage is adjusted automatically based on OUTx pin voltages. The FB pin resistor divider also scales the boost OVP, OCP levels and the LED short level in HUD application.

#### **7.3.6.3.1 FB Divider Using Two-Resistor Method**

A typical FB-pin circuit uses a two-resistor divider circuit between the boost output voltage and ground.



**Figure 7-5. Two-Resistor FB Divider Circuit**



(2)

Maximum boost voltage can be calculated with Equation 2. The maximum boost voltage can be reached during OPEN string detection or if all LED strings are left disconnected.

$$
V_{\text{BOOST}\_\text{MAX}} = I_{\text{SEL}\_\text{MAX}} \times R_1 + \left(\frac{R_1}{R_2} + 1\right) \times V_{\text{REF}}
$$

where

- $V_{RFF}$ = 1.21 V
- $I_{\text{SEL MAX}} = 38.7 \mu \text{A}$
- $R_1 / R_2$  normal recommended range is  $7 \sim 15$

The minimum boost voltage must be less than the minimum LED string voltage. Minimum boost voltage is calculated with Equation 3:

$$
V_{\text{BOOST\_MIN}} = \left(\frac{R_1}{R_2} + 1\right) \times V_{\text{REF}}
$$
\n(3)

where

• 
$$
V_{REF} = 1.21 V
$$

When the boost OVP LOW level is reached, the boost controller stops switching the boost FET and the BSTOVPL STATUS bit is set. The LED drivers are still active during this condition, and the boost resumes normal switching operation once the boost output level falls. The boost OVP low voltage threshold changes dynamically with current boost voltage. It is calculated in Equation 4:

$$
V_{\text{BOOST\_OVPL}} = V_{\text{BOOST}} + \left(\frac{R_1}{R_2} + 1\right) \times (V_{\text{FB\_OVPL}} - V_{\text{REF}})
$$
\n
$$
\tag{4}
$$

where

- $V_{FB\ OVPL}$  = 1.423 V
- $V_{REF} = 1.21 V$

When the boost OVP\_HIGH level is reached the boost controller enters fault recovery mode, and the BSTOVPH\_STATUS bit is set. The boost OVP high-voltage threshold also changes dynamically with current boost voltage and is calculated in Equation 5:

$$
V_{\text{BOOST\_OVPH}} = V_{\text{BOOST}} + \left(\frac{R_1}{R_2} + 1\right) \times (V_{\text{FB\_OVPH}} - V_{\text{REF}})
$$
\n
$$
\tag{5}
$$

where

- $V_{FB-OVPH} = 1.76 V$
- $V_{RFF}$  = 1.21 V

When the boost UVP level is reached the boost controller starts a 110-ms OCP counter. The LP8866S-Q1 device enters the fault recovery mode and sets the BSTOCP\_STATUS bit if the boost voltage does not rise above the UVP threshold before the timer expires. The boost UVP voltage threshold also changes dynamically with current boost voltage and is calculated in [Equation 6](#page-19-0):

Copyright © 2021 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SNVSBD1A&partnum=LP8866S-Q1)* 19



<span id="page-19-0"></span>
$$
V_{\text{BOOST\_UVP}} = V_{\text{BOOST}} - \left(\frac{R_1}{R_2} + 1\right) \times \left(V_{\text{REF}} - V_{\text{UVP}}\right)
$$

(6)

- where
- $V_{UVP} = 0.886 V$
- $V_{REF} = 1.21 V$

#### **7.3.6.3.2 FB Divider Using Three-Resistor Method**

A FB-pin circuit using a three-resistor divider circuit can be used for applications where less than 200-kΩ resistors are required.



**Figure 7-6. Three-Resistor FB Divider Circuit**

Maximum boost voltage can be calculated with Equation 7. The maximum boost voltage can be reached during OPEN string detection or if all LED strings are left disconnected.

$$
V_{\text{BOOST}\_\text{MAX}} = \left(\frac{R_1 \times R_3}{R_2} + R_1 + R_3\right) \times I_{\text{SEL}\_\text{MAX}} + \left(\frac{R_1}{R_2} + 1\right) \times V_{\text{REF}} \tag{7}
$$

where

- $V_{REF} = 1.21 V$
- $I_{\text{SEL MAX}} = 38.7 \mu \text{A}$
- $R_1 / R_2$  normal recommended range is 7 to 15

The minimum boost voltage must be less than the minimum LED string voltage. Minimum boost voltage is calculated in [Equation 8:](#page-20-0)

<span id="page-20-0"></span>
$$
V_{\text{BOOST\_MIN}} = \left(\frac{R_1}{R_2} + 1\right) \times V_{\text{REF}}
$$
\n(8)

When the boost OVP\_LOW level is reached the boost controller stops switching the boost FET, and the BSTOVPL\_STATUS bit is set. The LED drivers are still active during this condition, and the boost resumes normal switching operation once the boost output level falls. The boost OVP low voltage threshold changes dynamically with current boost voltage. It is calculated in Equation 9:

$$
V_{\text{BOOST\_OVPL}} = V_{\text{BOOST}} + \left(\frac{R_1}{R_2} + 1\right) \times (V_{\text{FB\_OVPL}} - V_{\text{REF}})
$$
\n
$$
\tag{9}
$$

where

- V<sub>FB</sub> <sub>OVPL</sub>= 1.423 V
- $V_{BEF}$ = 1.21 V

When the boost OVP LOW level is reached the boost controller enters fault recovery mode, and the BSTOVPH\_STATUS bit is set. The boost OVP high-voltage threshold also changes dynamically with current boost voltage and is calculated in Equation 10:

$$
V_{\text{BOOST\_OVPH}} = V_{\text{BOOST}} + \left(\frac{R_1}{R_2} + 1\right) \times (V_{\text{FB\_OVPH}} - V_{\text{REF}})
$$
\n
$$
\tag{10}
$$

where

- $V_{FB\_OVPH}$  = 1.76 V
- $V_{REF}$ = 1.21 V

When the boost UVP level is reached the boost controller starts a 110-ms OCP counter. The LP8866S-Q1 device enters the fault recovery mode and sets the BSTOCP\_STATUS bit if the boost voltage does not rise above the UVP threshold before the timer expires. The boost UVP voltage threshold also changes dynamically with current boost voltage and is calculated in Equation 11:

$$
V_{\text{BOOST\_UVP}} = V_{\text{BOOST}} - \left(\frac{R_1}{R_2} + 1\right) \times (V_{\text{REF}} - V_{\text{UVP}})
$$
\n
$$
\tag{11}
$$

where

- $V_{\text{LWP}} = 0.886 \text{ V}$
- $V_{RFF}$ = 1.21 V

#### **7.3.6.3.3 FB Divider Using External Compensation**

The device has internal compensation network to keep the DC-DC control loop in good stability in most cases. However, an additional external compensation network could also be added on FB-pin to offer more flexibility in loop design or solving some extreme use-cases.



**Figure 7-7. External Compensation Network**

This network will create one additional pole and one additional zero in the loop.

$$
f_{\text{POLE\_COMP}} = \frac{1}{2\pi \left[ (R_1 \parallel R_2) + R_4 \right] C_{\text{COMP}}}
$$
\n
$$
f_{\text{ZERO\_COMP}} = \frac{1}{2\pi R_4 C_{\text{COMP}}}
$$
\n(12)

It could be noted that  $R_3$  doesn't take part in the compensation. So this external compensation network could be both used in two-divider netwrok and T-divider network with no equation change.

In real application, for example, when DC-DC loop has stability concern, putting the additional pole in 1 kHz and the additional zero in 2 kHz will suppress the loop gain by approximately 6 dB after 2 kHz. This will benefit gain margin and phase margin a lot.

#### *7.3.6.4 Boost Sync and Spread Spectrum*

Spread spectrum function could be enabled when BST\_SYNC pin is high and disabled when BST\_SYNC pin is low.

If an external CLK signal is on the BST\_SYNC pin, the boost controller can be clocked by this signal. If the clock disappears later, the boost continues operation at the frequency defined by RBST\_FSET resistor, and the spread spectrum function will be enabled or disabled depending on the final pin level of BST\_SYNC.



#### **Table 7-3. Boost Synchronization Mode**

ISNSGND

#### **Table 7-3. Boost Synchronization Mode (continued)**



If using the external BST\_SYNC input, the  $R_{\text{BST SET}}$  resistor should be chosen the closest boost frequency options with the external frequency.

The spread spectrum function helps to reduce EMI noise around the switching frequency and its harmonic frequencies. The internal spread spectrum function modulates the boost frequency ±3.3% to 7.2% from the central frequency with a 200-Hz to 1.2-kHz modulation frequency. The switching frequency variation is programmable by SPREAD\_RANGE register, and the modulation frequency is programmable by SPREAD MOD FREQ register. The spread-spectrum function cannot be used when an external synchronization clock is used.







#### *7.3.6.5 Boost Output Discharge*

When the EN pin is pulled low, the device stops the boost controller and LED current sinks, turns off the powerline FET, and starts to discharge the boost output. The discharge pin typically sinks 30-mA current. The discharge duration is 400 ms. After 400 ms, the device shuts down. The DISCHARGE pin must be connected with boost output for normal operation.

There is one internal comparator to monitor the voltage of DISCHARGE pin. As soon as the voltage of DISCHARGE pin is higher than  $V_{\text{BST OVPH}}$  (typically 50 V), the device enters into fault recovery mode, and BST\_OVPH fault is reported. This provides further protection if boost voltage is out of control because of system failure.

Discharge function is only available in HTSSOP package. It's not available in QFN package.

#### *7.3.6.6 Light Load Mode*

The DC-DC controller will enter into light load mode in below condition:

- $V_{IN}$  voltage is very close to  $V_{OUT}$
- Loading current is very low
- PWM pulse width is very short

When DC-DC converter enters into light load mode, it stops switching occasionally to make sure output voltage won't rise up too much. It could also be called as PFM mode, since the DC-DC converter switching frequency will change in this mode.



# **7.3.7 LED Current Sinks**

## *7.3.7.1 LED Output Current Setting*

The maximum output LED current is set by an external resistor value. For the application only using external resistor  $R_{ISET}$  to set the maximum LED current for each string, the Equation 14 is used to calculate the current setting of all strings:

$$
I_{LED} = \frac{1.21V}{R_{ISET}} \times 2580
$$
 (14)

The LEDx\_CURRENT[11:0] registers can also be used to adjust strings current down from this maximum. The default value for LEDx\_CURRENT[11:0] registers is the maximum 0xFFF(4095). Equation 15 is used to calculate the current setting of an individual string:

$$
I_{LED} = \left(\frac{1.21V}{R_{ISET}} \times 2580\right) \times \left(\frac{LED\_CURRENT[11:0]}{4095}\right)
$$
\n
$$
(15)
$$

For high accuracy of LED current, the ILED current is recommended to set in range from 30 mA to 200 mA. So the R<sub>ISET</sub> value is in the range from 15.6 kΩ to 104 kΩ.



**Figure 7-8. LED Driver Current Setting Circuit**

#### *7.3.7.2 LED Output String Configuration*

The Six LED driver channels of the LP8866S-Q1 device is configured by the LED\_SET resistor, which supports applications using one to Six LED strings. Resistor with 1% accuracy is needed to ensure proper operation. The driver channels can also be tied together in groups of one, two or three. This allows the LP8866S-Q1 device to drive three 300-mA LED strings, two 450-mA LED strings, or one 900-mA LED string. The LED strings are always appropriately phase shifted for their string configuration. This reduces the ripple seen at the boost output, which allows smaller output capacitors and reduces audible ringing in the capacitors. Phase shift increases the



load frequency, which can move potential capacitor noise above the audible band while still keeping PWM frequency low to support a higher dimming ratio.

When the LP8866S-Q1 device is firstly powered on, the string configuration is configured by the LED SET resistor and the phases of each channel are automatically configured. The LED string configuration must not be changed unless the LP8866S-Q1 is powered off in shutdown state. The unused LEDx pins should be tied to ground.





#### *7.3.7.3 LED Output PWM Clock Generation*

The LED PWM frequency is asynchronous from the input PWM frequency. The LED PWM frequency is generated from the internal 20-MHz oscillator and can be set to eight discrete frequencies from 152 Hz to 19.531 kHz. The PWM dimming resolution is highest when the lowest PWM frequency is used. The PWM\_FSET resistor determines the LED PWM frequency based on [Table 7-8](#page-25-0). PWM resolution in Table 7-8 is with PWM dither disabled.

#### **7.3.8 Brightness Control**

The LP8866S-Q1 supports global brightness control for all LED strings through either duty cycle input on PWM pin or register by I2C bus. An internal 20-MHz clock is used for generating PWM outputs.

#### *7.3.8.1 Brightness Control Signal Path*

The BRT MODE register selects whether the input to the display brightness path is the PWM input pin or DISP\_BRT register. PWM input control will be the default setup after power on. The brightness control signal path diagram is shown in [Figure 7-9](#page-25-0)

The display brightness path has sloper function that can be enabled. By default the sloper function is enabled. The sloper and dither function also can be programmable by I2C control. The sloper function is described in [Section 7.3.8.7](#page-27-0), and the dither function is described in [Section 7.3.8.9](#page-28-0).



<span id="page-25-0"></span>



#### *7.3.8.2 Dimming Mode*

Dimming mode can be adjusted via an external resistor to MODE pin (see Table 7-7). Resistor with 1% accuracy is needed to ensure proper operation.





#### *7.3.8.3 LED Dimming Frequency*

The LED dimming frequency is asynchronous from the input PWM frequency for phase-shift PWM mode and hybrid dimming mode. The LED dimming frequency is generated from the internal 20-MHz oscillator and can be set to eight discrete frequencies from 152 Hz to 19.531 kHz. The PWM dimming resolution is highest when the lowest PWM frequency is used. The PWM\_FSET resistor determines the LED Dimming frequency based on Table 7-8. Resistor with 1% accuracy is needed to ensure proper operation. PWM resolution in Table 7-8 is with PWM dither disabled.



#### **Table 7-8. LED PWM Frequency Selection**

#### *7.3.8.4 Phase-Shift PWM Mode*

In Phase-Shift PWM mode, all current active channels are turned on and off at LED dimming frequency with a constant delay. However, the number of used channels or channel groups determine the phase delay time between two neighboring channels as shown in [Figure 7-10](#page-26-0).

<span id="page-26-0"></span>



**Figure 7-10. Phase-Shift Dimming Diagram**

# *7.3.8.5 Hybrid Mode*

In addition to phase-shift PWM dimming, LP8866S-Q1 supports a hybrid-dimming mode. Hybrid dimming combines PWM and current modes for brightness control for the display brightness path. By using hybrid dimming, dimming ratio could be increased by another 8 times. In hybrid mode, PWM dimming is used for low brightness range of brightness, and current dimming is used for high brightness levels as shown in [Figure 7-11.](#page-27-0) Current dimming control enables improved optical efficiency due to increased LED efficiency at lower currents. PWM dimming control at low brightness levels ensures linear and accurate control. Hybrid mode can be selected through resistor value at MODE pin as [Table 7-7.](#page-25-0) The PWM and current modes transition threshold can be set at 12.5% or at 0% brightness. The latter selection allows for pure current dimming control mode.



<span id="page-27-0"></span>

**Figure 7-11. Hybrid Dimming Diagram**

# *7.3.8.6 Direct PWM Mode*

In direct PWM mode, all active channels are turned on and off and are synchronized with the input PWM signal.



**Figure 7-12. Direct PWM Dimming Diagram**

# *7.3.8.7 Sloper*

An optional sloper function makes the transition from one brightness value to another optically smooth. By default the advanced sloper is enabled with a 200-ms linear sloper duration. Transition time between two brightness values is programmed with the SLOPE SELECT[2:0] bits (when 000, sloper is disabled). With advanced sloper enabled the brightness changes are further smoothed to be more pleasing to the human eye. Advanced slope is enabled with ADV\_SLOPE\_ENABLE register bit.

<span id="page-28-0"></span>



**Figure 7-13. Brightness Sloper**

#### *7.3.8.8 PWM Detector Hysteresis*

PWM detector has an internal hysteresis function. It means when PWM input is used (except direct PWM mode), PWM output duty cycle will change only when PWM input on-time changes by more than 6.4us. This is to avoid the PWM duty cycle sampling error due to the onboard PWM signal's rising/falling time.

#### *7.3.8.9 Dither*

The number of brightness steps when using LED output PWM dimming is equal to the 20-MHz oscillator frequency divided by the LED PWM frequency (set by PWM\_FSET resistor). The PWM duty cycle dither is a function the LP8866S-Q1 uses to increase the number of brightness dimming steps beyond this oscillator clock limitation. The dither function modulates the LED driver output duty cycle over time to create more possible average brightness levels. The DITHER\_SELECT[3:0] register bits control the level of dither, disabled, 1, 2, 3 or 4 bits using the I2C interface. By default the dither is disabled.

When the 1-bit dither is selected, to support higher brightness resolution, the width of every second PWM pulse could be increased by one LSB (one 20-MHz clock period). When the 3-bit dither is selected, within a sequence of 8 PWM periods the number of pulses with increased length varies depending on the dither value: dither value 000 - all 8 pulses at default length; 001 - one of the 8 pulses is longer; 010 - two of the 8 pulses are longer, and so forth, until at 111 - seven of the 8 pulses have increased length. [Figure 7-14](#page-29-0) shows one example of PWM output dither.

<span id="page-29-0"></span>**[LP8866S-Q1](https://www.ti.com/product/LP8866S-Q1)** SNVSBD1A – AUGUST 2020 – REVISED FEBRUARY 2021 **[www.ti.com](https://www.ti.com)**





**Figure 7-14. PWM Dither Example**

The dither block also helps in low brightness scenario when dimming ratio is limited by LED PWM output frequency and the LED output pulse is less than the minimum pulse width (200 ns). In such scenario, the dither block will skip some of the PWM pulses to reduce the brightness further, enabling high dimming ratio. The end result is that the LED PWM frequency is reduced as more and more minimum pulses are skipped or dithered out. At the same time, dither block will also guarantee that the minimum LED PWM frequency is not less than 152 Hz to ensure no brightness flickering. Figure 7-15 shows how the dither works in low brightness scenario.



**Figure 7-15. Minimum Brightness Dither Example**

#### **7.3.9 Protection and Fault Detections**

The LP8866S-Q1 device includes fault detections for LED open, short and short-to-GND conditions, boost input undervoltage, overvoltage and overcurrent, boost output overvoltage and overcurrent, VDD undervoltage, die overtemperature and external components. The host can monitor the status of the faults in registers SUPPLY\_FAULT\_STATUS, BOOST\_FAULT\_STATUS and LED\_STATUS.

# *7.3.9.1 Supply Faults*

#### **7.3.9.1.1 VIN Undervoltage Faults (VINUVLO)**

The LP8866S-Q1 device supports  $V_{\text{IN}}$  undervoltage and overvoltage protection. The undervoltage threshold is programmable through external resistor divider on UVLO pin. If during operation of the LP8866S-Q1 device, the UVLO pin voltage falls below the UVLO falling level (0.787 V typical), the boost, LED outputs, and power-line FET will be turned off, and the device will enter STANDBY mode. The VINUVLO STATUS bit is also set in the SUPPLY\_FAULT\_STATUS register, and the INT pin is triggered. When the UVLO voltage rises above the rising threshold level the LP8866S-Q1 exits STANDBY and begins the start-up sequence.





**Figure 7-16. VIN UVLO Setting Circuit**

The following equation is used to calculate the UVLO threshold for VIN rising edge:

$$
VIN_{UVLO\_RISING} = (\frac{R_4}{R_5} + 1) \times VIN_{UVLO\_TH}
$$
\n(16)

where

• VIN<sub>UVLO</sub> <sub>TH</sub> = 0.787 V

The hysteresis of UVLO threshold can be designed and calculated with the following equation.

$$
VIN_{HYST} = R_4 \times I_{UVLO}
$$
 (17)

where

 $\cdot$   $I_{UVLO} = 5 \mu A$ 

So the following equation can be used for UVLO threshold for VIN falling edge:

$$
VIN_{UVLO\_FALLING} = VIN_{UVLO\_RISING} - VIN_{HYST}
$$
\n
$$
(18)
$$

The bottom resistors,  $R_5$  of voltage divider is able to be disconnected to the GND through an additional external N-type of FET as [Figure 7-17](#page-31-0). This design is to minimize the current leakage from VIN in shutdown mode to extend the battery life.



<span id="page-31-0"></span>

**Figure 7-17. V<sub>IN</sub> UVLO Setting Circuit Without Current Leakage Path** 

## **7.3.9.1.2 VIN Overvoltage Faults (VINOVP)**

The overvoltage threshold for  $V_{IN}$  rising edge is internal fixed at typical 43 V. If during LP8866S-Q1 operation, VSENSE\_P pin voltage rises above the OVP rising threshold, boost, LED outputs, and power-line FET will be turned off, and the device will enter STANDBY mode. The VINOVP\_STATUS bit will also be set in the SUPPLY FAULT STATUS register, and the INT pin will be triggered. When the VSENSE P pin voltage falls below the falling threshold level, the LP8866S-Q1 exits STANDBY and begins the start-up sequence.

#### 7.3.9.1.3 V<sub>DD</sub> Undervoltage Faults (VDDUVLO)

If during LP8866S-Q1 device operation VDD falls below VDDUVLO falling level, boost, power-line FET, and LED outputs are turned off, and the device enters STANDBY mode. The VDDUVLO\_STATUS fault bit will be set in the SUPPLY\_FAULT\_STATUS register, and the INT pin will be triggered. The LP8866S-Q1 restarts automatically to ACTIVE mode when  $V_{DD}$  rises above VDDUVLO rising threshold.

#### **7.3.9.1.4 VIN OCP Faults (VINOCP)**

If during LP8866S-Q1 device operation voltage drop on RISENSE resistor rises above 220 mV, boost, powerline FET, and LED outputs are turned off, and the device enters Fault Recovery mode and then attempt to restart 100 ms after fault occurs. The VINOCP\_STATUS fault bit are set in the SUPPLY\_FAULT\_STATUS register, and the INT pin is triggered.

$$
I_{\text{VIN}\_\text{OCP}} = \frac{\text{VIN}_{\text{OCP}\_\text{TH}}}{P_{\text{ISENSE}}}
$$

where

• VIN<sub>OCP</sub>  $_{TH}$  = 220 mV

# *7.3.9.1.4.1 VIN OCP Current Limit vs. Boost Cycle-by-Cycle Current Limit*

VIN OCP current limit is totally different from boost cycle-by-cycle current limit.

Boost cycle-by-cycle current limit is to protect the DC/DC components (inductor, schottky diode and switching MOSFET) in normal scenario, avoiding current running over their max limit. The normal scenario means when loading has sharp change or input voltage has sharp change. It won't trigger any device fault.

VIN OCP current limit is to protect system from ciritical system hazard (e.g, inductor short, switching MOSFET short). It will trigger the device to shutdown all the LED channels and enter into fault recovery state.

VIN OCP current limit should be always greater than boost cycle-by-cycle current limit. This means R<sub>ISENSE</sub> should be always no smaller than  $R_{\text{SENSF}}$ .

(19)



#### **7.3.9.1.5 Charge Pump Faults (CPCAP, CP)**

If during LP8866S-Q1 device operation voltage of CPUMP pin falls below typical 4.2-V, boost, power-line FET, and LED outputs are turned off, and the device enters Fault Recovery mode and then attempt to restart 100 ms after fault occurs. The CP\_STATUS fault bit will beset in the SUPPLY\_FAULT\_STATUS register, and the INT pin are triggered.

If during LP8866S-Q1 device initialization, the charge pump fly capacitor is disconnected or shorted, charge pump are turned off. In result, boost, power-line FET, and LED outputs are turned off, and the device enters Fault Recovery mode and then attempt to restart 100 ms after fault occurs. Both CPCAP STATUS and CP\_STATUS fault bits are set in the SUPPLY\_FAULT\_STATUS register, and the INT pin are triggered.

#### **7.3.9.1.6 CRC Error Faults (CRCERR)**

If during LP8866S-Q1 device initialization, the factory default configuration for registers, options and trim bits are not corrected loaded from memory, LP8866S-Q1 keeps operating normally, unless other fault criteria is triggered. The CRCERR\_STATUS fault bit are set in the SUPPLY\_FAULT\_STATUS register and the INT pin are triggered.

#### *7.3.9.2 Boost Faults*

#### **7.3.9.2.1 Boost Overvoltage Faults (BSTOVPL, BSTOVPH)**

Boost overvoltage is detected if the FB pin voltage exceeds the  $V_{FB-OVPL}$  threshold. When boost overvoltage is detected, BSTOVPL STATUS bit will be set in the BOOST FAULT STATUS register. The boost FET stops switching, and the output voltage will be automatically limited. If the BSTOVPL STATUS bit is continually set (that is, reappears after clearing), it may indicate an loop issue in the application. Boost overvoltage low is monitored during device Boost Softstart and Normal mode.

A second boost overvoltage high fault is detected if the FB pin voltage exceeds the  $V_{FB-OVPH}$  threshold or the DISCHARGE pin voltage exceeds the  $V_{\text{BST OVPH}}$ . The LP8866S-Q1 device enters the fault recovery state to protect system damage from a high boost voltage. When boost overvoltage is detected, BSTOVPH\_STATUS bit is set in the BOOST\_FAULT\_STATUS register. A fault interrupt is also generated. The device enters Fault Recovery mode and then attempt to restart after 100 ms. Boost overvoltage high is monitored during Boost Softstart and Normal mode.

#### **7.3.9.2.2 Boost Overcurrent Faults (BSTOCP)**

Boost overcurrent is detected if the FB pin voltage drops below the  $V_{UVP}$  threshold for 110 ms. If the boost overcurrent timer expires before the output voltage recovers, the BSTOCP\_STATUS bit is set in the BOOST\_FAULT\_STATUS register. The fault recovery state is entered, and a fault interrupt is generated. The device will enter Fault Recovery mode and then attempt to restart after 100 ms. If the BSTOCP\_STATUS bit is permanently set, it may indicate an issue in the application. Boost overcurrent is monitored from the boost start, and fault may trigger during boost start-up.

#### **7.3.9.2.3 LEDSET Resistor Missing Faults (LEDSET)**

The LEDSET resistor missing or invalid is detected if the resistor is not assembled or not valid value as requested during the initialization. The LP8866S-Q1 device defaults to 6-channel/150-mA configuration if the LEDSET resistor is missing or invalid. The LEDSET\_STATUS fault bit is set in the BOOST\_FAULT\_STATUS register. The LEDSET resistor missing or invalid fault will not be monitored after initialization, so that the LP8866S-Q1 is operating in the configuration determined during initialization even though the LEDSET resistor is missing or invalid after initialization.

#### **7.3.9.2.4 MODE Resistor Missing Faults (MODESEL)**

The MODE resistor missing or invalid is detected if the resistor is not assembled or not valid value as requested during the initialization. LP8866S-Q1 defaults to phase-shift PWM mode with I2C address 0x2A if the MODE resistor is missing or invalid. The MODESEL\_STATUS fault bit will be set in the BOOST\_FAULT\_STATUS register. The MODE resistor missing or invalid fault is not monitored after initialization, so that the LP8866S-Q1 operates in the mode determined during initialization even though the MODE resistor is missing or invalid after initialization.



#### **7.3.9.2.5 FSET Resistor Missing Faults (FSET)**

The FSET resistor missing or invalid for both BOOST\_FSET and PWM\_FSET is detected if any one of them is not assembled or not a valid value as requested during the initialization. LP8866S-Q1 defaults the switching frequency of boost to 400 kHz if BOOST\_FSET resistor is missing or invalid, or PWM dimming frequency to 305 Hz if PWM\_FSET resistor is missing or invalid. The FSET\_STATUS fault bit is set in the BOOST\_FAULT\_STATUS register. The FSET resistor missing or invalid fault is not monitored after initialization, so that the LP8866S-Q1 device operates at the boost switching frequency and the PWM dimming frequency determined during initialization even though the FSET resistor is missing or invalid after initialization.

#### **7.3.9.2.6 ISET Resistor Out of Range Faults (ISET)**

If the ISET pin resistor is shorted to GND during normal operation, the maximum current for each LED channel can be calculated in Equation 20 :

$$
I_{LED\_ISET\_FAULT} = I_{LED\_LIMIT} \times \left( \frac{LED\_CURRENT[11:0]}{4095} \right)
$$
\n(20)

where

 $\cdot$  I<sub>LED LIMIT</sub> = 280 mA

LED CURRENT[11:0] register will be automatically modified to 1/4 of latest programmed data. if it is not programmed after device enabling, the default value of LED\_CURRENT[11:0] register is 0xFFF and automatically modified to 0x3FF after the fault occurs. If ISET pin voltage returns back to above 1.1 V, the LED\_CURRENT[11:0] register data automatically returns to latest programmed data. The ISET\_STATUS fault bit will be set in the BOOST\_FAULT\_STATUS register and the INT pin is triggered.

#### **7.3.9.2.7 Thermal Shutdown Faults (TSD)**

If the die temperature of LP8866S-Q1 reaches the thermal shutdown threshold  $T_{SD}$ , the boost, power-line FET, and LED outputs on LP8866S-Q1 shuts down to protect the device from damage. Fault status bit TSD\_STATUS bit will be set, and the INT pin will be triggered. The device restarts the power-line FET, the boost, and LED outputs when temperature drops by TSD\_HYS amount.

#### *7.3.9.3 LED Faults*

#### **7.3.9.3.1 Open LED Faults (OPEN\_LED)**

During normal boost operation, boost voltage is raised if any of the used LED outputs falls below the LED\_DRV\_HEADROOM threshold level. Open LED fault is detected if boost output voltage has reached the maximum and at least one LED output is still below the threshold. The open string is then disconnected from the boost adaptive control loop and its output is disabled. Any LED fault sets the status bit LED\_STATUS and an interrupt is generated unless LED interrupt is disabled. The detail of open LED faults can be read from bits OPEN LED and LEDx FAULT  $(x = 1...6)$ . These bits maintain their value until device power-down. But the LED STATUS bit could be cleared by the interrupt clearing procedure. If a new LED fault is detected, LED STATUS is set and an interrupt generated again.





**Figure 7-18. LED Open and Short Detection Logic**

## **7.3.9.3.2 Short LED Faults (SHORT\_LED)**

Short LED fault is detected if one or more LED outputs are above the VLEDSHORT typical 5.4 V and at least one LED output is inside the normal operation window (see Figure 7-18). Shorted string is disconnected from the boost adaptive control loop and the LED PWM output is disabled. LED\_STATUS status bit is set and an interrupt generated similarly as in open LED case. Detailed shorted LED fault can be read from bits SHORT\_LED and LEDX FAULT  $(x = 1...6)$ , indicating the faulty LED) in LED FAULT STATUS register.

In HUD application, when output channels are connected as groups and only one or two groups are active, one more special condition will trigger the short LED fault. This is when boost adaptive voltage comes to minimum and one of the LED channels voltage is still higher than  $V_{HEADROOM}$  +  $V_{HEADROOM-HYS}$ .

#### **7.3.9.3.3 LED Short to GND Faults (GND\_LED)**

During boost soft start and normal boost operation, if LED output is lower than  $V_{SHORTGND}$  for 20 ms, device turns off the corresponding LED output channel and output a typical 6-mA current for 300-µs period again. After this operation, if output voltage is still lower than  $V_{HEADROM}$ , LED short to GND fault will be reported.

If LED short to GND is reported, boost, LED outputs and power-line FET is turned off, the device will enter Fault Recovery mode. LED\_STATUS bit is set and an interrupt generated similarly as in open LED case. LED short to GND fault reason can be read from bits LED\_GND and LEDx\_FAULT (x = 1...6) in LED\_FAULT\_STATUS register. These bits maintain their value until device powers are down while the LED\_STATUS bit is cleared by the interrupt clearing procedure.

#### **7.3.9.3.4 Invalid LED String Faults (INVSTRING)**

During device initialization, any of un-used LED outputs pins are checked whether connected to GND or not. If they are not connected to GND as expected, the LP8866S-Q1 reports invalid string fault and tries to function normally if possible. The INVSTRING\_STATUS fault bit is set in the LED\_FAULT\_STATUS register, and the INT pin is triggered. The LEDSET resistor missing or invalid fault is not detected after initialization, so that the LP8866S-Q1 operates in the configuration determined during initialization even though the LEDSET resistor is missing or invalid after initialization.



#### **7.3.9.3.5 I2C Timeout Faults**

If chip receives I2C command without STOP signal for 500 ms, I2C communication block auto resets and waits for the next command. I2C\_ERROR\_STATUS fault bit is set in the LED\_FAULT\_STATUS register, and the INT pin is triggered.


### *7.3.9.4 Overview of the Fault and Protection Schemes*



### **Table 7-9. Fault and Protection Schemes**



# **Table 7-9. Fault and Protection Schemes (continued)**





### **7.4 Device Functional Modes**

### **7.4.1 State Diagram**



**Figure 7-19. State Machine Diagram**

#### **7.4.2 Shutdown**

When EN is pulled low, boost, power-line FET, and LED outputs are turned off, and the device tries to discharge the boost output for 400 ms. After this, the device is totally turned off.

#### **7.4.3 Device Initialization**

After POR is released device initialization begins. During this state the LDO is started up, EEPROM default and trim configurations are loaded, LEDSET, MODE, BOOST\_FSET and PWM\_FSET resistors are detected.

### **7.4.4 Standby Mode**

Starting from Standby mode, the device can be accessed with I2C to change any configuration registers.

Standby Mode is immediately switched to Power-line FET Soft Start mode if there's no fault.

#### **7.4.5 Power-line FET Soft Start**

Power-line FET is gradually enabled during this 25-ms long state. Boost input and output capacitors are charged to  $V_{\text{IN}}$  level.  $V_{\text{IN}}$  faults for OCP, OVP, and UVP and fault for LED short to GND are enabled.

#### **7.4.6 Boost Start-Up**

Boost voltage is ramped to initial boost voltage level with reduced current limit for 50 ms. All boost faults are now enabled.

#### **7.4.7 Normal Mode**

LED drivers are enabled when brightness is greater than zero. All LED faults are active.



### **7.4.8 Fault Recovery**

Some critical faults can trigger fault recover state. LED drivers, boost converter, and power-line FET are disabled for 100 ms, and the device attempts to restart from standby mode if EN is still high and brightness is greater than zero.

### **7.4.9 Latch Fault**

If all LED strings are disabled due to faults then the LP8866S-Q1 enters the latch fault mode. This state can be exited only by pulling the EN pin low.

### **7.4.10 Start-Up Sequence**



**Figure 7-20. Start-Up Sequence Diagram**

## **7.5 Programming**

### **7.5.1 I2C-Compatible Interface**

The LP8866S-Q1 device supports I2C interface to access and change the configuration. The 7-bit base slave address is 0x2A or 0x2B. The address could be configured through the resistor settings of MODE pin.

Write I2C transactions are made up of 4 bytes. The first byte includes the 7-bit slave address and Write bit. The 7-bit slave address selects the LP8866S-Q1 slave device. The second byte is eight bits register address. The last two bytes are the 16-bit register value.

Read I2C transactions are made up of 5 bytes. The first byte includes the 7-bit slave address and Write bit. The 7-bit slave address selects the LP8866S-Q1 slave device. The second byte is eight bits register address. The third byte includes the 7-bit slave address and Read bit. The last two bytes are the 16-bit register value returned from the slave.



#### where





**Figure 7-21. I2C Write**



- where
- R bit =  $0$
- W bit =  $1$

**Figure 7-22. I2C Read**



#### **7.5.2 Programming Examples**

#### *7.5.2.1 General Configuration Registers*

The LP8866S-Q1 does not require any serial interface configuration. It can be simply controlled with the EN pin and PWM pin. Most of the device configuration is accomplished using external resistor values. If I2C interface is available then extended configuration is possible. The configuration registers can be written from standby state to normal state as shown in Table 7-10.



#### **Table 7-10. Configuration Registers**

#### *7.5.2.2 Clearing Fault Interrupts*

The LP8866S-Q1 has an INT pin to alert the host when a fault occurs. If I2C interface is available, the Interrupt Fault Status registers can be read back to learn which fault(s) have been detected. These status bits are located in the SUPPLY\_STATUS, BOOST\_STATUS and LED\_STATUS registers. Each interrupt status has a STATUS bit and a CLEAR bit. To clear a fault interrupt status a 1 must be written to both the STATUS bit and CLEAR bit at the same time.

#### *7.5.2.3 Disabling Fault Interrupts*

By default, most of the LP8866S-Q1 faults trigger the INT pin. Each fault has two INT\_EN bits. These bits are located in the SUPPLY\_INT\_EN, BOOST\_INT\_EN, and LED\_INT\_EN registers. If the INT\_EN bit is read and returns 2b'10, the INT pin is triggered when that fault occurs. The fault interrupt can be disabled by writing 2b'01 to its INT\_EN bits, or it can be enabled by writing 2b'11 to its INT\_EN bits. There is also a GLOBAL fault interrupt that can be disabled to prevent any faults from triggering the INT pin.

#### *7.5.2.4 Diagnostic Registers*

The LP8866S-Q1 contains several diagnostic registers than can be read with the serial interface for debugging or additional device information. Table 7-11 is a summary of the available registers.





<span id="page-42-0"></span>

# **7.6 Register Maps**

### **7.6.1 FullMap Registers**

Table 7-12 lists the memory-mapped registers for the FullMap registers. All register offset addresses not listed in Table 7-12 should be considered as reserved locations and the register contents should not be modified.



Complex bit access types are encoded to fit into small table cells. Table 7-13 shows the codes that are used for access types in this section.



#### **Table 7-13. FullMap Access Type Codes**

### **7.6.1.1 BRT\_CONTROL Register (Offset = 00h) [reset = 0h]**

BRT\_CONTROL is shown in Figure 7-23 and described in [Table 7-14.](#page-43-0)

Return to Summary Table.





#### **Table 7-14. BRT\_CONTROL Register Field Descriptions**

<span id="page-43-0"></span>

### **7.6.1.2 LED\_CURR\_CONFIG Register (Offset = 02h) [reset = 0FFFh]**

LED\_CURR\_CONFIG is shown in Figure 7-24 and described in Table 7-15.

Return to [Summary Table](#page-42-0).

#### **Figure 7-24. LED\_CURR\_CONFIG Register**



#### **Table 7-15. LED\_CURR\_CONFIG Register Field Descriptions**



#### **7.6.1.3 USER\_CONFIG1 Register (Offset = 04h) [reset = 8A3h]**

USER CONFIG1 is shown in Figure 7-25 and described in Table 7-16.

#### Return to [Summary Table](#page-42-0).

### **Figure 7-25. GROUPING1 Register**



#### **Table 7-16. USER\_CONFIG1 Register Field Descriptions**



<span id="page-44-0"></span>

#### **Table 7-16. USER\_CONFIG1 Register Field Descriptions (continued)**



# **7.6.1.4 USER\_CONFIG2 Register (Offset = 06h) [reset = 100h]**

USER\_CONFIG2 is shown in Figure 7-26 and described in Table 7-17.

Return to [Summary Table](#page-42-0).

#### **Figure 7-26. USER\_CONFIG2 Register**



#### **Table 7-17. USER\_CONFIG2 Register Field Descriptions**



Copyright © 2021 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SNVSBD1A&partnum=LP8866S-Q1)* 45



### **Table 7-17. USER\_CONFIG2 Register Field Descriptions (continued)**

<span id="page-45-0"></span>

# **7.6.1.5 SUPPLY\_INT\_EN Register (Offset = 08h) [reset = 2AAAh]**

SUPPLY\_INT\_EN is shown in Figure 7-27 and described in Table 7-18.

Return to [Summary Table](#page-42-0).

### **Figure 7-27. SUPPLY\_INT\_EN Register**



#### **Table 7-18. SUPPLY\_INT\_EN Register Field Descriptions**



<span id="page-46-0"></span>

#### **Table 7-18. SUPPLY\_INT\_EN Register Field Descriptions (continued)**



# **7.6.1.6 BOOST\_INT\_EN Register (Offset = 0Ah) [reset = A028h]**



Return to [Summary Table](#page-42-0).

#### **Figure 7-28. BOOST\_INT\_EN Register**



#### **Table 7-19. BOOST\_INT\_EN Register Field Descriptions**





<span id="page-47-0"></span>

# **Table 7-19. BOOST\_INT\_EN Register Field Descriptions (continued)**

## **7.6.1.7 LED\_INT\_EN Register (Offset = 0Ch) [reset = AAh]**

LED\_INT\_EN is shown in Figure 7-29 and described in Table 7-20.

Return to [Summary Table](#page-42-0).



#### **Table 7-20. LED\_INT\_EN Register Field Descriptions**



<span id="page-48-0"></span>

#### **Table 7-20. LED\_INT\_EN Register Field Descriptions (continued)**



# **7.6.1.8 SUPPLY\_STATUS Register (Offset = 0Eh) [reset = 0h]**

SUPPLY\_STATUS is shown in Figure 7-30 and described in Table 7-21.

Return to [Summary Table](#page-42-0).

### **Figure 7-30. SUPPLY\_STATUS Register**



#### **Table 7-21. SUPPLY\_STATUS Register Field Descriptions**



Copyright © 2021 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SNVSBD1A&partnum=LP8866S-Q1)* 49



### **Table 7-21. SUPPLY\_STATUS Register Field Descriptions (continued)**

<span id="page-49-0"></span>

# **7.6.1.9 BOOST\_STATUS Register (Offset = 10h) [reset = 0h]**

BOOST\_STATUS is shown in Figure 7-31 and described in Table 7-22.

Return to [Summary Table](#page-42-0).

### **Figure 7-31. BOOST\_STATUS Register**



#### **Table 7-22. BOOST\_STATUS Register Field Descriptions**



<span id="page-50-0"></span>

#### **Table 7-22. BOOST\_STATUS Register Field Descriptions (continued)**



# **7.6.1.10 LED\_STATUS Register (Offset = 12h) [reset = 0h]**

LED\_STATUS is shown in Figure 7-32 and described in [Table 7-23](#page-51-0).

Return to [Summary Table](#page-42-0).

#### **Figure 7-32. LED\_STATUS Register**



**[LP8866S-Q1](https://www.ti.com/product/LP8866S-Q1)**

<span id="page-51-0"></span>



### **Table 7-23. LED\_STATUS Register Field Descriptions**



<span id="page-52-0"></span>

### **7.6.1.11 FSM\_DIAGNOSTICS Register (Offset = 14h) [reset = 0h]**

FSM\_DIAGNOSTICS is shown in Figure 7-33 and described in Table 7-24.

Return to [Summary Table](#page-42-0).



#### **Table 7-24. FSM\_DIAGNOSTICS Register Field Descriptions**



### **7.6.1.12 PWM\_INPUT\_DIAGNOSTICS Register (Offset = 16h) [reset = 0h]**

PWM\_INPUT\_DIAGNOSTICS is shown in Figure 7-34 and described in Table 7-25.

Return to [Summary Table](#page-42-0).

#### **Figure 7-34. PWM\_INPUT\_DIAGNOSTICS Register**



#### **Table 7-25. PWM\_INPUT\_DIAGNOSTICS Register Field Descriptions**



#### **7.6.1.13 PWM\_OUTPUT\_DIAGNOSTICS Register (Offset = 18h) [reset = 0h]**

PWM\_OUTPUT\_DIAGNOSTICS is shown in Figure 7-35 and described in [Table 7-26](#page-53-0).

Return to [Summary Table](#page-42-0).







#### **Table 7-26. PWM\_OUTPUT\_DIAGNOSTICS Register Field Descriptions**

<span id="page-53-0"></span>

### **7.6.1.14 LED\_CURR\_DIAGNOSTICS Register (Offset = 1Ah) [reset = 0h]**

LED\_CURR\_DIAGNOSTICS is shown in Figure 7-36 and described in Table 7-27.

Return to [Summary Table](#page-42-0).

#### **Figure 7-36. LED\_CURR\_DIAGNOSTICS Register**



#### **Table 7-27. LED\_CURR\_DIAGNOSTICS Register Field Descriptions**



### **7.6.1.15 ADAPT\_BOOST\_DIAGNOSTICS Register (Offset = 1Ch) [reset = 0h]**

ADAPT\_BOOST\_DIAGNOSTICS is shown in Figure 7-37 and described in Table 7-28.

Return to [Summary Table](#page-42-0).

#### **Figure 7-37. ADAPT\_BOOST\_DIAGNOSTICS Register**



#### **Table 7-28. ADAPT\_BOOST\_DIAGNOSTICS Register Field Descriptions**



### **7.6.1.16 AUTO\_DETECT\_DIAGNOSTICS Register (Offset = 1Eh) [reset = 0h]**

AUTO\_DETECT\_DIAGNOSTICS is shown in Figure 7-38 and described in [Table 7-29](#page-54-0).

Return to [Summary Table](#page-42-0).

#### **Figure 7-38. AUTO\_DETECT\_DIAGNOSTICS Register**



54 *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SNVSBD1A&partnum=LP8866S-Q1)* Copyright © 2021 Texas Instruments Incorporated

<span id="page-54-0"></span>

#### **[LP8866S-Q1](https://www.ti.com/product/LP8866S-Q1)** SNVSBD1A – AUGUST 2020 – REVISED FEBRUARY 2021



# **Table 7-29. AUTO\_DETECT\_DIAGNOSTICS Register Field Descriptions**





## **8 Application and Implementation**

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### **8.1 Application Information**

The LP8866S-Q1 device is designed for automotive applications, and an input voltage  $V_{\text{IN}}$  is intended to be connected to the vehicle battery. Depending on the input voltage, the device may be used in either boost mode or SEPIC mode. The device is internally powered from the VDD pin, and voltage must be in 2.7-V to 5.5-V range. The device has flexible configurability through external components or by an I2C interface. If the VDD voltage is not high enough to drive an external nMOSFET gate, an internal charge pump must be used to power the gate driver (GD pin).

### **8.2 Typical Applications**

#### **8.2.1 Full Feature Application for Display Backlight**

Figure 8-1 shows a full application for the LP8866S-Q1 device in a boost topology. It supports 6 LED strings in display mode, each at 150 mA, with an automatic 60° phase shift. Brightness control register is used for LED dimming method through I2C communication. The charge pump is enabled for a 400-kHz boost switching frequency with spread spectrum.



**Figure 8-1. Full Feature Application for Display Backlight**

#### *8.2.1.1 Design Requirements*

This typical LED-driver application is designed to meet the parameters listed in Table 8-1:

#### **Table 8-1. LP8866S-Q1 Full-Feature Design Parameters**



<span id="page-56-0"></span>

#### **Table 8-1. LP8866S-Q1 Full-Feature Design Parameters (continued)**

### *8.2.1.2 Detailed Design Procedure*

#### **8.2.1.2.1 Inductor Selection**

There are a few things to consider when choosing an inductor: inductance, current rating, and DC resistance (DCR). Table 8-2 shows recommended inductor values for each operating frequency. The LP8866S-Q1 device automatically sets internal boost compensation controls depending on the selected switching frequency.

| <b>SW FREQUENCY (kHz)</b> | <b>INDUCTANCE (µH)</b> |
|---------------------------|------------------------|
| 100                       | 47                     |
| 200                       | 33                     |
| 303                       | 22                     |
| 400                       | 22                     |
| 500                       | 22                     |
| 1818                      | 10                     |
| 2000                      | 10                     |
| 2222                      | 10                     |
|                           |                        |

**Table 8-2. Inductance Values for Boost Switching Frequencies**

The current rating of inductor must be at least 25% higher than maximum boost switching current  $I_{SW(max)}$ , which can be calculated with Equation 21. TI recommends to use an inductor with low DCR to achieve good efficiency. Efficiency varies with load condition, switching frequency, and components. 80% can be used as a typical estimation. 65% efficiency needs to take into account in extreme condition.

$$
I_{SW(max)} = \frac{\Delta I_L}{2} + \frac{I_{OUT(max)}}{1 - D}
$$

where

- $\Delta I_L = V_{IN(min)} \times D / f_{SW} \times L$
- $D = 1 V_{IN(min)} \times η / V_{OUT}$
- I<sub>SW(max)</sub>: Maximum switching current
- $\Delta I_L$ : Inductor ripple current
- $I_{\text{OUT(max)}}$ : Maximum output current
- D: Boost duty cycle

(21)



- $V_{IN(min)}$ : Minimum input voltage
- $f_{SW}$ : Minimum switching frequency of the converter
- L: Inductance
- V<sub>OUT</sub>: Output voltage
- η: Efficiency of boost converter

#### **8.2.1.2.2 Output Capacitor Selection**

Recommended voltage rating for output capacitors is 50% higher than maximum output voltage level. Capacitance value determines voltage ripple and boost stability. The DC-bias effect can reduce the effective capacitance significantly, by up to 80%, a consideration for capacitance value selection. The conservative target effective capacitance is 50 µF to achieve good phase and gain margin levels. A design table in product webpage could be refered for the target effective capacitance in a certain application. TI recommends using 33-µF Alpolymer electrolytic capacitor together with 10-µF ceramic capacitors in parallel to reduce ripple, increase stability, and reduce ESR effect.

#### **8.2.1.2.3 Input Capacitor Selection**

Recommended input capacitance is the same as output capacitance although input capacitors are not as critical to boost operation. Input capacitance can be reduced but must ensure enough filtering for input power.

#### **8.2.1.2.4 Charge Pump Output Capacitor**

TI recommends a ceramic capacitor with at least 10-V voltage rating for the output capacitor of the charge pump. A 10-μF capacitor can be used for most applications.

#### **8.2.1.2.5 Charge Pump Flying Capacitor**

TI recommends a ceramic capacitor with at least 10-V voltage rating for the flying capacitor of the charge pump. One 2.2-μF capacitor connecting C1P and C1N pins can be used for most applications.

#### **8.2.1.2.6 Output Diode**

A Schottky diode must be used for the boost output diode. Current rating must be at least 25% higher than the maximum output current. Schottky diodes with a low forward drop and fast switching speeds are ideal for increasing efficiency. At maximum current, the forward voltage must be as low as possible; less than 0.5 V is recommended. Reverse breakdown voltage of the Schottky diode must be significantly larger than the output voltage, 25% higher voltage rating is recommended. Do not use ordinary rectifier diodes, because slow switching speeds and long recovery times cause efficiency and load regulation to suffer.

#### **8.2.1.2.7 Switching FET**

Gate-drive voltage for the FET is 5V. Switching FET is a critical component for determining power efficiency of the boost converter. Several aspects need to be considered when selecting switching FET such as voltage and current rating, R<sub>DSON</sub>, power dissipation, thermal resistance and rise/fall times. An N type MOSFET with at least 25% higher voltage rating than maximum output voltage must be used. Current rating of switching FET should be same or higher than inductor rating. R<sub>DSON</sub> must be as low as possible, less than 20 mΩ is recommended. Thermal resistance ( $R_{\theta JA}$ ) must also be low to dissipate heat from power loss on switching FET. In most cases, a resistance is recommended between GD pin and Switching FET's gate terminal. It could be used to control the rising/falling time of the switching FET. This gate resistance could offer the flexibility of balancing between EMC performance and efficiency.

#### **8.2.1.2.8 Boost Sense Resistor**

The R<sub>SENSE</sub> resistor determines the boost overcurrent limit and is sensed every boost switching cycle. A highpower 20-mΩ resistor can be used for sensing the boost SW current and setting maximum current limit at 10 A (typical).  $R_{\text{SENSE}}$  can be increased to lower this limit and can be calculated with [Equation 22](#page-58-0). In typical condition, to avoid too much efficiency loss on R<sub>SENSE</sub> resistor, boost overcurrent limit is recommended to be set above 4A, therefore R<sub>SENSE</sub> doesn't exceed 50 m $\Omega$ . Power rating can be calculated from the inductor current and sense resistor resistance value.

<span id="page-58-0"></span>

 mV SENSE =  $\frac{1}{1000}$  $R_{\text{SENSE}} = \frac{200}{I_{\text{ROOST}}}$  $=$ 

where

- $R_{\text{SENSE}}$ : boost sense resistor (mΩ)
- $I_{\text{BOOST-OCP}}$ : boost overcurrent limit

#### **8.2.1.2.9 Power-Line FET**

A power line FET can be used to disconnect input power from boost input to protect the LP8866S-Q1 device and boost components in case an overcurrent event occurs. A P type MOSFET is used for the power-line FET. Voltage rating must be at least 25% higher than maximum input voltage level. Low  $R_{DSON}$  is important to reduce power loss on the FET — less than 20 mΩ is recommended. Current rating for the FET must be at least 25% higher than input peak current. Minimum Gate-to-Source voltage ( $V_{GS}$ ) to turn on transistor fully must be less than minimum input voltage; use a 20-kΩ resistor between the pFET gate and source.

#### **8.2.1.2.10 Input Current Sense Resistor**

A high-power resistor can be used for sensing the boost input current. Overcurrent condition is detected when the voltage across R<sub>ISENSE</sub> reaches 220 mV. Typical 20-mΩ sense resistor is used to set 11-A input current limit. Sense resistor value can be increased to lower overcurrent limit for application as needed. Power rating can be calculated from the input current and resistance value.

#### **8.2.1.2.11 Feedback Resistor Divider**

Feedback resistors  $R_{FB1}$  and  $R_{FB2}$  determine the maximum boost output level. Output voltage can be calculated as in Equation 23:

$$
V_{OUT\_MAX} = \left(\frac{V_{BG}}{R_{FB2}} + I_{SEL\_MAX}\right) \times R_{FB1} + V_{BG}
$$

where

- $V_{BG} = 1.21 V$
- $I_{\text{SEL MAX}} = 38.7 \mu \text{A}$
- $R_{FB1}$  /  $R_{FB2}$  normal recommended range is  $7 \sim 15$

#### **8.2.1.2.12 Critical Components for Design**

[Figure 8-2](#page-59-0) shows the critical part of circuitry: boost components, the LP8866S-Q1 internal charge pump for gatedriver powering, and powering/grounding of LP8866S-Q1 . Schematic example is shown in [Figure 8-2.](#page-59-0)

(23)

<span id="page-59-0"></span>**[LP8866S-Q1](https://www.ti.com/product/LP8866S-Q1)** SNVSBD1A – AUGUST 2020 – REVISED FEBRUARY 2021 **[www.ti.com](https://www.ti.com)**



**Figure 8-2. Critical Components for Full Feature Design**

<span id="page-60-0"></span>**TEXAS INSTRUMENTS [www.ti.com](https://www.ti.com)**



#### **Table 8-3. Recommended Component Values for Full Feature Design Example**

### *8.2.1.3 Application Curves*





#### **8.2.2 Application with Basic/Minimal Operation**

The LP8866S-Q1 needs only a few external components for basic functionality if material cost and PCB area for a solution need to be minimized. In this example LP8866S-Q1 is configured with external components and no I2C communication. The power-line FET is removed, as is input current sensing. Internal charge pump is not used, and all external synchronization functions and special features are disabled. The 33-µF Al-polymer electrolytic capacitor is removed for PCB area and height limitation. And boost external compensation is used to compensate the removal of the 33-µF Al-polymer electrolytic capacitor.



**Figure 8-5. Minimal Solution/Minimum Components Application**



### *8.2.2.1 Design Requirements*

This typical LED-driver application is designed to meet the parameters listed in Table 8-4:



#### **Table 8-4. LP8866S-Q1 Minimal Solution Design Parameters**

# *8.2.2.2 Detailed Design Procedure*

See *[Detailed Design Procedure](#page-56-0)*.

#### *8.2.2.3 Application Curves*

See *[Application Curves](#page-60-0)*.



#### **8.2.3 SEPIC Mode Application**

When LED string voltage can be above and below the input voltage level, use the SEPIC configuration. In SEPIC mode, the SW pin detects a maximum voltage equal to the sum of the input and output voltages, a consideration when selecting components.



**Figure 8-6. SEPIC Mode with Three LEDs in Series**



#### *8.2.3.1 Design Requirements*

This typical LED-driver application is designed to meet the parameters listed in Table 8-5:





### *8.2.3.2 Detailed Design Procedure*

#### **8.2.3.2.1 Inductor Selection**

Inductance for both inductors can be selected from Table 8-6, depending on operating frequency for the application. Current rating is recommended to be at least 25% higher than maximum inductor peak current. Peak-to-peak ripple current can be estimated to be approximately 40% of the maximum input current and and inductor peak current can be calculated with Equation 24, [Equation 25,](#page-65-0) and [Equation 26](#page-65-0):



#### **Table 8-6. Inductance Values for SEPIC Switching Frequencies**

$$
I_{L1 (peak)} = I_{OUT} \times \frac{V_{OUT} + V_D}{V_{IN(min)}} \times \left(1 + \frac{40\%}{2}\right)
$$

#### where

- I<sub>L1(peak)</sub>: Peak current for inductor 1
- I<sub>OUT</sub>: Maximum output current
- $V<sub>OUT</sub>: Output voltage$

Copyright © 2021 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=SNVSBD1A&partnum=LP8866S-Q1)* 65



- <span id="page-65-0"></span> $V_D$ : Diode forward voltage drop
- $V_{IN(min)}$ : Minimum input voltage

$$
I_{L2 (peak)} = I_{OUT} \times \left(1 + \frac{40\%}{2}\right)
$$

where

- I<sub>L2(peak)</sub>: Peak current for inductor 2
- I<sub>OUT</sub>: Maximum output current

$$
\Delta I_{L} = I_{IN} \times 40\% = I_{OUT} \times \frac{V_{OUT}}{V_{IN(min)}} \times 40\%
$$

where

- $\Delta I_1$ : Inductor ripple current
- I<sub>IN</sub>: Input current
- $V_{\text{OUT}}$ : Output voltage
- $V_{IN(min)}$ : Minimum input voltage

#### **8.2.3.2.2 Coupling Capacitor Selection**

The coupling capacitors Cs isolate the input from the output and provide protection against a shorted load. The selection of SEPIC capacitors, Cs, depends mostly on the RMS current, which can be calculated with Equation 27. The capacitors must be rated for a large RMS current relative to the output power; TI recommends at least 25% higher rating for  $I_{RMS}$ . When using uncoupled inductors, use one 10- $\mu$ F ceramic capacitor in parallel with one 33-µF electrolytic capacitor and series 2-Ω resistor. If coupled inductors are used, then use only one 10-µF ceramic capacitor.

$$
I_{\text{Cs(rms)}} = I_{\text{OUT}} \times \sqrt{\frac{V_{\text{OUT}} + V_{\text{D}}}{V_{\text{IN(min)}}}}
$$

where

- $I_{Cs(rms)}$ : RMS current of Cs capacitor
- I<sub>OUT</sub>: Output current
- $V_{\text{OUT}}$ : Output voltage
- $V_D$ : Diode forward voltage drop
- $V_{IN(min)}$ : Minimum input voltage

**8.2.3.2.3 Output Capacitor Selection**

See *[Detailed Design Procedure](#page-56-0)*.

**8.2.3.2.4 Input Capacitor Selection**

See *[Detailed Design Procedure](#page-56-0)*.

### **8.2.3.2.5 Charge Pump Output Capacitor**

See *[Detailed Design Procedure](#page-56-0)*.

### **8.2.3.2.6 Charge Pump Flying Capacitor**

See *[Detailed Design Procedure](#page-56-0)*.

#### **8.2.3.2.7 Switching FET**

Gate-drive voltage for the FET is 5V. Use an N-type MOSFET for the switching FET. The switching FET for SEPIC mode sees a maximum voltage of V<sub>IN(max)</sub> + V<sub>OUT</sub>, 25% higher rating is recommended. Current rating is

$$
^{(25)}
$$

(26)

(27)



also recommended to be 25% higher than peak current, which can be calculated with Equation 28. R<sub>DSON</sub> must be as low as possible — less than 20 mΩ is recommended. Thermal resistance ( $R_{\theta JA}$ ) must also be low to dissipate heat from power loss on switching FET. Typical rise/fall time values recommended are less than 10 ns.

$$
I_{Q1(peak)} = I_{L1(peak)} + I_{L2(peak)}
$$

where

- $I_{Q1(peak)}$ : Peak current for switching FET
- $I<sub>I 1(neak)</sub>: Peak current for inductor 1$
- I<sub>IL2(peak)</sub>: Peak current for inductor 2 BOOST\_OCP

#### **8.2.3.2.8 Output Diode**

A Schottky diode must be used for the SEPIC output diode. Current rating must be at least 25% higher than the maximum current, which is the same as switch peak current. Schottky diodes with a low forward drop and fast switching speeds are ideal for increasing efficiency. At maximum current, the forward voltage must be as low as possible; TI recommends less than 0.5 V. Reverse breakdown voltage of the Schottky diode must be able to withstand  $V_{IN(max)} + V_{OUT(max)}$ ; at least 25% higher voltage rating is recommended. Do not use ordinary rectifier diodes, because slow switching speeds and long recovery times cause efficiency and load regulation to suffer.

#### **8.2.3.2.9 Switching Sense Resistor**

See *[Detailed Design Procedure](#page-56-0)*.

#### **8.2.3.2.10 Power-Line FET**

See *[Detailed Design Procedure](#page-56-0)*.

#### **8.2.3.2.11 Input Current Sense Resistor**

See *[Detailed Design Procedure](#page-56-0)*.

#### **8.2.3.2.12 Feedback Resistor Divider**

Feedback resistors  $R_{FB1}$  and  $R_{FB2}$  determine the maximum boost output level. Output voltage can be calculated as follows:

$$
V_{OUT\_MAX} = \left(\frac{V_{BG}}{R_{FB2}} + I_{SEL\_MAX}\right) \times R_{FB1} + V_{BG}
$$
\n(29)

where

- $V_{BG} = 1.21 V$
- $I_{\text{SEL MAX}} = 38.7 \mu \text{A}$
- $R_{FR1}$  /  $R_{FR2}$  normal recommended range is 5~15 (recommended for SEPIC Mode)

#### **8.2.3.2.13 Critical Components for Design**

[Figure 8-7](#page-67-0) shows the critical part of circuitry: SEPIC components, the LP8866S-Q1 internal charge pump for gate-driver powering, and powering/grounding of LP8866S-Q1. Schematic example is shown below.

(28)



<span id="page-67-0"></span>

**Figure 8-7. SEPIC Mode with Three LEDs in Series**

**EXAS INSTRUMENTS [www.ti.com](https://www.ti.com)**



#### **Table 8-7. Recommended Components for SEPIC Design Example**

#### *8.2.3.3 Application Curves*

See *[Application Curves.](#page-60-0)*

# **9 Power Supply Recommendations**

The LP8866S-Q1 is designed to operate from a car battery. The  $V_{\text{IN}}$  input must be protected from reverse voltage and voltage dump condition over 48 V. The impedance of the input supply rail must be low enough that the input current transient does not cause drop below VIN UVLO level. If the input supply is connected with long wires, additional bulk capacitance may be required in addition to normal input capacitor.

The voltage range for  $V_{DD}$  is 3 V to 5.5 V. A ceramic capacitor must be placed as close as possible to the VDD pin. The boost gate driver is powered from the CPUMP pins. A ceramic capacitor must be placed as close to the CPUMP pins as possible.



# **10 Layout**

# **10.1 Layout Guidelines**

[Figure 10-1](#page-70-0) shows a layout recommendation for the LP8866S-Q1 used to illustrate the principles of good layout. This layout can be adapted to the actual application layout if and where possible. It is important that all boost components are close to each other and to the chip; the high-current traces must be wide enough. VDD must be as noise-free as possible. Place a  $V_{DD}$  bypass capacitor near the VDD and GND pins. A charge-pump capacitor, boost input capacitors, and boost output capacitors must have closest VIAs to GND. Place the charge-pump capacitors close to the device. The main points to guide the PCB layout design:

- Current loops need to be minimized:
	- For low frequency the minimal current loop can be achieved by placing the boost components as close as possible to each other. Input and output capacitor grounds need to be close to each other to minimize current loop size.
	- Minimal current loops for high frequencies can be achieved by making sure that the ground plane is intact under the current traces. High frequency return currents follow the route with minimum impedance, which is the route with minimum loop area, not necessarily the shortest path. Minimum loop area is formed when return current flows just under the *positive* current route in the ground plane, if the ground plane is intact under the route.
	- For high frequency the copper area capacitance must be taken into account. For example, the copper area for the drain of boost N-MOSFET is a tradeoff between capacitance and the cooling capacity of the components.
- GND plane must be intact under the high-current-boost traces to provide shortest possible return path and smallest possible current loops for high frequencies.
- Route boost output voltage ( $V_{\text{OUT}}$ ) to LEDs, FB pin & Discharge pin after output capacitors not straight from the diode cathode.
- FB network should be placed as close as possible to the FB pin, not near boost output
- A small bypass capacitor (TI recommends a 39-pF capacitor) could be placed close to the FB pin and GND to suppress high frequency noise
- VDD line must be separated from the high current supply path to the boost converter to prevent high frequency ripple affecting the chip behavior.
- Capacitor connected to charge pump output CPUMP is recommended to have 10-µF capacitance. This capacitor must be as close as possible to CPUMP pin. This capacitor provides a greater peak current for gate driver and must be used even if the charge pump is disabled. If the charge pump is disabled, the VDD and CPUMP pins must be tied together.
- Input and output capacitors need low-impedance grounding (wide traces with many vias to GND plane).
- Input/output ceramic capacitors have DC-bias effect. If the output capacitance is too low, it can cause boost to become unstable under certain load conditions. DC bias characteristics should be obtained from the component manufacturer; DC bias is not taken into account on component tolerance.

<span id="page-70-0"></span>

## **10.2 Layout Example**



#### **[LP8866S-Q1](https://www.ti.com/product/LP8866S-Q1)** SNVSBD1A – AUGUST 2020 – REVISED FEBRUARY 2021 **[www.ti.com](https://www.ti.com)**





**Figure 10-1. LP8866S-Q1 Layout Guidelines**


## **11 Device and Documentation Support**

### **11.1 Device Support**

### **11.1.1 Third-Party Products Disclaimer**

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

### **11.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on [ti.com.](https://www.ti.com) Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **11.3 Support Resources**

TI E2E™ [support forums](https://e2e.ti.com) are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use.](https://www.ti.com/corp/docs/legal/termsofuse.shtml)

### **11.4 Trademarks**

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### **11.5 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### **11.6 Glossary**

**[TI Glossary](https://www.ti.com/lit/pdf/SLYZ022)** This glossary lists and explains terms, acronyms, and definitions.



## **12 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



www.ti.com 2-Mar-2021

## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## **PACKAGE OPTION ADDENDUM**

# **PACKAGE MATERIALS INFORMATION**

Texas<br>Instruments

## **TAPE AND REEL INFORMATION**





## **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





TEXAS<br>INSTRUMENTS

www.ti.com 3-Mar-2021

# **PACKAGE MATERIALS INFORMATION**



\*All dimensions are nominal



# **GENERIC PACKAGE VIEW**

## **DCP 38 PowerPAD TSSOP - 1.2 mm max height**

**4.4 x 9.7, 0.5 mm pitch** SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







## **PACKAGE OUTLINE**

## **DCP0038A** PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. Reference JEDEC registration MO-153.
- 5. Features may differ or may not be present.



# **EXAMPLE BOARD LAYOUT**

## **DCP0038A** PowerPAD™ TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



# **EXAMPLE STENCIL DESIGN**

## **DCP0038A** PowerPAD™ TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.



# **GENERIC PACKAGE VIEW**

# **RHB 32 VQFN - 1 mm max height**

**5 x 5, 0.5 mm pitch** PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4224745/A



# **PACKAGE OUTLINE**

# **RHB0032T VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **EXAMPLE BOARD LAYOUT**

## **RHB0032T VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **EXAMPLE STENCIL DESIGN**

## **RHB0032T VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale [\(https:www.ti.com/legal/termsofsale.html\)](https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated