## **Comparison of GaN- and Silicon FET-Based Active Clamp Flyback Converters**

Pei-Hsin Liu

#### ABSTRACT

This session demonstrates how an active clamp flyback converter achieves zero voltage switching (ZVS) and recycles the leakage energy of the transformer to improve efficiency in higher frequency operation. Although it is well known that switch-node capacitance determines the circulating energy for ZVS, the capacitance-nonlinearity impact from each of the two primary-side switches and from the secondary synchronous rectifier has not been well understood. In this session, design tradeoffs with differing nonlinearity of junction capacitances from each of the switching devices are investigated across full load to deep light load operation, and then proper control strategies to overcome the capacitance nonlinearity are proposed. Additionally, analytical equations and design procedures are developed with consideration to the nonlinearity impact. Finally, the above studies and control method are supported with experimental results and simulation results on a 30 W adapter using state-of-the-art GaN and silicon FETs.

#### **I. INTRODUCTION**

With the rapid development of portable devices and the quick charging technology of batteries, the increasing load demand requires the travel adapter to have significant power density improvement. Moreover, the migration of high-current USB Type- C<sup>™</sup> cables and the new USB Power Delivery (PD) standard urge the need for more efficient power conversion [1][2]. Three start-of-the art topologies for travel adapters have been proposed: conventional passive-clamp flyback (PCF) [3][4] [5], active-clamp flyback (ACF) [6][7][8] and three-level LLC resonant converters [9]. Figure 1 shows the circuit diagram of the three topologies and Table 1 summarizes the technology comparison of three power stage designs for a 65 W notebook adapter. Both ACF and three-level LLC can achieve soft switching, which eliminates switching loss in high frequency operation (higher than 130 kHz). These converters reduce the passive component size of the transformer, EMI filter and output capacitors for higher power density designs.

A PCF circuit contains a high voltage diode in series with a TVS or an R-C circuit; in contrast, an ACF is constructed with a high voltage FET in series with a clamp capacitor. Therefore, migrating PCF to ACF, as in Figure 1(a), mainly introduces one more switch and an additional high-side driver to be equipped with soft switching capability. On the other hand, migrating PCF to the three-level LLC, as in Figure 1(b), requires three additional primary high-side switches and three high-side drivers to generate the desired PWM pattern, which significantly increases the BOM cost.





Figure 2 compares the efficiency of a 65 W output across a wide AC input voltage range, including the output cable loss. From a full-load efficiency perspective, ACF can provide close to 2% higher efficiency than PCF. Although three-level LLC provides even higher efficiency than ACF, the BOM cost is not easily justified for the costsensitive adapter market.

| Product | Topology            | Power<br>Density    | f <sub>SW(min)</sub><br>(kHz) | Primary<br>Switch | High-<br>Side<br>Driver |
|---------|---------------------|---------------------|-------------------------------|-------------------|-------------------------|
| А       | PCF                 | 11W/in <sup>3</sup> | 150                           | 1 pcs             | 0 pcs                   |
| В       | ACF                 | 14W/in <sup>3</sup> | 120                           | 2 pcs             | 1 pcs                   |
| С       | Three-<br>level LLC | 17W/in <sup>3</sup> | 300                           | 4 pcs             | 3 pcs                   |

Table 1 – Comparison of three 65 W notebook adapter designs.



Figure 2 – Cable-end efficiency comparison of three topologies in high frequency operation.

# A. Review of DCM Flyback with Passive Clamp

As shown in Figure 3(a), after the low-side switch  $(Q_L)$  turns off, high di/dt current flows through the leakage inductance of the transformer

 $(L_k)$  and creates a high voltage stress on  $Q_L$ , so the  $L_k$  energy needs to be dissipated on a passive clamp circuit to prevent the voltage stress from damaging  $Q_L$ . From the loss Equation (1), the closer the clamp voltage of TVS (V<sub>CLAMP</sub>) is to the reflected voltage (NV<sub>OUT</sub>), the higher the clamping loss (P<sub>CLAMP</sub>). It also shows P<sub>CLAMP</sub> proportionally increases with f<sub>SW</sub>, which becomes one of the hurdles for high frequency design when the peak magnetizing current  $(I_{m(+)})$  is held constant. After the magnetizing current  $(I_m)$  is demagnetized to 0 A, the flyback converter operates in discontinuous conduction mode (DCM), so the magnetizing inductance  $(L_m)$  and the switch-node capacitance  $(C_{SW})$  start to resonant and the DCM ringing dies out gradually. Since Q<sub>L</sub> still turns on at a high voltage across the bulk input capacitor  $(V_{BULK})$  for the next cycle, an additional turn-on switching loss (P<sub>SW(DCM)</sub>) is created on Q<sub>L</sub>. The P<sub>SW(DCM)</sub> expression in Equation (2) is also proportional to  $f_{SW}$ , which becomes another hurdle for high f<sub>SW</sub> design. Figure 4 quantifies the percentage of the two losses respective to the full power on a 30 W adapter design. Even though both losses only contribute 2% at 100 kHz switching, they will contribute more than 5% each at 300 kHz switching, which becomes the dominate loss of the DCM flyback converter.

$$P_{CLAMP} = \frac{V_{CLAMP}}{V_{CLAMP} - NV_{OUT}} \frac{1}{2} L_k I_{m(+)}^2 f_{SW}$$
(1)

$$P_{SW(DCM)} \approx \frac{1}{2} C_{SW} V_{BULK}^2 f_{SW}$$
(2)



*Figure 3 – Waveform comparison: (a) passive clamp + DCM, (b) passive clamp + TM and (c) active clamp + TM.* 



Figure 4 – Clamping loss and switching loss contributions to a 30 W adapter.

#### **B.** Review of Transition Mode (TM) Flyback with Passive Clamp

To lower the  $P_{SW}$  of  $Q_L$  in DCM operation, TM operation turns on  $Q_{I}$  at the first valley of the DCM ringing, as shown in Figure 3(b). Compared with DCM, the switching loss becomes lower, since the turn-on point is lower than the DCM operation. Additionally, the core loss and winding loss of the transformer become lower. The reason behind this lower core loss is that TM requires less peak magnetizing current  $(I_{m(+)})$  than DCM to operate at the same  $f_{SW}$  and results in lower flux density. The TM winding loss is less because the di/dt of I<sub>m</sub> is smaller than DCM and results in lower AC winding resistance [10]. However, the first disadvantage of TM operation is the inability to decay V<sub>SW</sub> to 0 V. The lowest first valley point is close to V<sub>BULK</sub> - NV<sub>OUT</sub>, so the switching loss  $(P_{SW(TM)})$  in Equation (3) indicates a substantial turn-on loss at a high input voltage condition still exists. The second issue is the clamping loss cannot be eliminated.

$$P_{SW(TM)} \approx \frac{1}{2} C_{SW} (V_{BULK} - NV_{OUT})^2 f_{SW}$$
(3)

# C. Review of Transition Mode Flyback with Active Clamp

To fully remove the switching and clamping losses, an active-clamp circuit can be used in TM operation, as shown in Figure 3(c). The circuit

includes a high-side switch  $(Q_H)$  in series with a resonant clamp capacitor (C<sub>CLAMP</sub>) as in Figure 1(a). During the demagnetizing time of  $L_m$  and the on-state of  $Q_{\rm H}$ ,  $C_{\rm CLAMP}$  resonates with  $L_k$  to recycle the  $L_k$  energy to the output, so the clamp loss can be eliminated. If Q<sub>H</sub> keeps its on-state after the resonance is finished, I<sub>m</sub> is further changed in the reverse direction. After Q<sub>H</sub> turns off, the negative magnetizing current  $(I_{m(-)})$ discharges C<sub>SW</sub> to bring V<sub>SW</sub> down to 0 V before turning on Q<sub>I</sub>, so the switching loss can also be eliminated. However, the additional negative current enlarges the flux density, so the core loss is higher than TM. Also, the resonance current is a part of the current flowing through the primary and secondary windings of the transformer, so total winding loss is also higher than TM. Therefore, it is possible that negative current that is too large can wash out the efficiency benefit of ACF, if  $C_{SW}$  is too large. Table 2 summarizes the loss distributions and trade-off of the three flyback topologies.

### II. OPERATION OF ACTIVE CLAMP FLYBACK

Figure 5 explains the operation of ACF in detail by dividing the switching waveforms into seven regions and Figure 6 shows the equivalent circuit for each region. In the first region (I), Q<sub>L</sub> is in the on-state, as  $V_{GS(OL)}$  is high, so  $V_{BULK}$ connecting to  $L_m$  causes  $I_m$  to linearly increase, where  $L_m$  stores energy. In the second region (II) where both  $Q_L$  and  $Q_H$  are off, the peak magnetizing current charges the junction capacitance of Q<sub>L</sub> (C<sub>OSS(OL)</sub>), discharges the junction capacitance of the clamp switch,  $Q_{\rm H}$ , ( $C_{\rm OSS(OH)}$ ) and discharges the junction capacitance of the secondary rectifier at the same time. Therefore, the current on  $Q_{\rm L}$  $(I_{OL})$  decreases, the clamp current  $(I_{CLAMP})$ increases and the secondary rectifier current ( $I_{SEC}$ ) increases with  $V_{SW}$  rising from 0 V to a high level. In the third region (III), Q<sub>H</sub> has not turned on yet,

| Operation | CLAMP   | P <sub>CLAMP</sub> | <b>P</b> <sub>SWITCHING</sub> | P <sub>CORE</sub> | <b>P</b> <sub>WINDING</sub> |
|-----------|---------|--------------------|-------------------------------|-------------------|-----------------------------|
| DCM       | Passive | High               | Higher                        | Higher            | Middle                      |
| ТМ        | Passive | High               | Middle                        | Lower             | Lower                       |
| ТМ        | Active  | ≈0 (to output)     | ≈0 (ZVS)                      | Middle            | Higher                      |

*Table 2 – Loss comparison of three flyback topologies.* 



Figure 5 – Switching waveforms of ACF.

so  $I_m$  flows through the body diode of  $Q_H$  to charge C<sub>CLAMP</sub> first. In the fourth region (IV), when  $Q_H$  is conducted as  $V_{GS(OH)}$  is high,  $NV_{OUT}$ starts to demagnetize L<sub>m</sub>, so I<sub>m</sub> starts to decay and L<sub>m</sub> releases its energy to the output. At the same time,  $C_{CLAMP}$  absorbs the  $L_k$  energy by resonating with  $L_k$ , so  $I_{CLAMP}$  is in the positive direction. In the fifth region (V), I<sub>CLAMP</sub> starts resonating in the reverse direction, so I<sub>SEC</sub> becomes higher, which indicates both magnetizing and leakage energy are being released to the output. The sixth region (VI) occurs after the resonance is completed. The secondary diode rectifier turns off naturally at zero current (ZCS), so NV<sub>OUT</sub> cannot further demagnetize  $L_m$ . Instead, the clamp capacitor voltage (V<sub>CLAMP</sub>) takes over to continue to demagnetize  $L_m$  as  $Q_H$  keeps conducting, so  $I_m$ keeps going in the reverse direction before Q<sub>H</sub> turns off. In the last region where Q<sub>H</sub> turns off, the negative magnetizing current, Im(-), starts to discharge C<sub>OSS(OL)</sub>, charge C<sub>OSS(QH)</sub> and charge the junction capacitance of the secondary rectifier, so  $V_{SW}$  falls from a high level to 0 V. Finally, back to the first region,  $Q_L$  turns on as  $V_{SW}$  reaches 0 V, so ZVS is obtained. From the energy balance concept, Equation (4) highlights that the energy stored on  $L_m$  with  $I_{m(-)}$  should be at least larger than the energy stored in the lumped capacitance ( $C_{SW}$ ), so as to complete ZVS.

$$\frac{1}{2}L_{m}I_{m(-)}^{2} \ge \frac{1}{2}C_{SW}V_{SW}^{2}$$
(4)

Equation (4) also indicates that larger  $C_{SW}$ requires higher  $I_{m(-)}$  for ZVS. It is well-known that a GaN FET has much less junction capacitance than a silicon MOSFET. For example, for the similar channel on-resistance  $(R_{DS(ON)})$  ranging from 500 m $\Omega$  to 600 m $\Omega$ . GaN has almost three times less time-related capacitance than silicon (Si). This benefit results in lower peak-to-peak Im  $(I_{m(PK-PK)})$  for less core loss, lower RMS  $I_{PRI}$ (I<sub>PRI(RMS)</sub>) for less winding loss and lower RMS I<sub>CLAMP</sub> (I<sub>CLAMP(RMS)</sub>) for less conduction loss on Q<sub>H</sub>. Figure 7 compares the switching current waveforms of ACF and the difference of RMS current for the two state-of-the-art GaN and Si FETs with similar R<sub>DS(ON)</sub>, when a Schottky diode is used as the secondary rectifier. The result shows that GaN enables more than a 22% reduction in I<sub>m(PK-PK)</sub> and I<sub>PRI(RMS)</sub>, compared with Si FET. Moreover, the performance gap between silicon and GaN for ACF is not just a different magnitude of C<sub>OSS</sub>, but also the capacitance nonlinearity is significantly different, as shown in Figure 8. For GaN FETs, for example, the capacitance difference of the drain-to-source voltage  $(V_{DS})$  between 20 V and 400 V is not dramatic. Also, when R<sub>DS(ON)</sub> reduces, the capacitance is proportionally increased. On the other hand, for silicon FET, the capacitance becomes significantly larger as  $V_{DS}$  < 20 V. Compared with  $V_{DS}$  at 400 V, the capacitance at 20 V is almost 100 times larger for  $R_{DS(ON)} =$ 680 m $\Omega$ . Furthermore, as the R<sub>DS(ON)</sub> reduces to 180 m $\Omega$ , the value at 20 V is almost 300 times larger. Therefore, it is important to understand how different levels of capacitance nonlinearity between GaN and silicon FETs impact the ACF performance and how to minimize the impact to reduce the efficiency gap between the two distinct devices.

















-1

I<sub>m(РК-РК)</sub>=1.74 А

I<sub>PRI(RMS)</sub>=612 mA

I<sub>CLAMP(RMS)</sub>=530 mA



1µs/Div



Figure 8 – Comparison of  $C_{OSS}$ curve between GaN FET and Si FET with different  $R_{DS(ON)}$ .



Figure 9 – Comparison of  $V_{SW}$  falling edge between GaN FET and Si FET.

## III. NONLINEARITY IMPACT OF DEVICE CAPACITANCE AND SOLUTION

## A. Impact on ZVS Voltage Transition

When  $V_{SW}$  decays from a high to low level by discharging C<sub>SW</sub> with I<sub>m(-)</sub>, the falling slope of  $V_{SW}$  can be greatly affected by the capacitance nonlinearity, as shown in Figure 9 above. For a GaN FET,  $C_{OSS}$  is less nonlinear, so the  $V_{SW}$ transition is close to a first-order reduction. For a silicon FET, three different falling slopes are observed on the VSW waveform which exhibits a shallow slope at the beginning, becomes a sharper edge and then returns to a shallow slope at the end. The upper flat region is mainly from the high capacitance region of Q<sub>H</sub> C<sub>OSS</sub> curve and partly from the junction capacitance of the output rectifier, while the lower flat region comes mainly from the high capacitance region of the QL COSS curve. The first system impact is because the silicon FET requires a dead time three times longer for the voltage transition than GaN and the resulting duty-cycle loss limits higher f<sub>SW</sub> operation. The second impact is that more  $I_{m(-)}$  is needed to overcome the two high capacitance regions.

Firstly, it is found that proper  $C_{CLAMP}$  selection helps to reduce the impact of the upper flat area on  $V_{SW}$ . Figure 10(a) shows an example of a siliconbased ACF with a smaller  $C_{CLAMP}$  design of 100 nF which makes the resonance clamp current finish before  $Q_H$  turns off. In this case,  $I_{m(-)}$  is the only current source to discharge the high capacitance region of  $Q_H$ . On the other hand, if  $C_{CLAMP}$  can be increased to a point, 600 nF for example, that the resonance cannot be completed at the end of the  $Q_H$  off-time, the negative clamp current ( $I_{CLAMP(-)}$ ) becomes an extra current source to discharge the high capacitance region of the  $Q_H$  C<sub>OSS</sub> curve, in addition to  $I_{m(-)}$ . With that, not only the time spent on the upper flat area is shortened, but also  $I_{m(-)}$  is reduced, from -0.9 A to -0.8 A in this case. The energy-balance Equation (5) is another perspective to understand this effect, where the ZVS criteria contains not only a part of the  $L_m$  energy from  $I_{m(-)}$ , but also a part of the  $L_k$  energy from  $I_{CLAMP(-)}$ .

$$\frac{1}{2}L_{m}I_{m(-)}^{2} + \frac{1}{2}L_{k}I_{CLAMP(-)}^{2} \ge \frac{1}{2}C_{SW}V_{DS}^{2}$$
(5)





Figure  $10 - C_{CLAMP}$  effect on switching waveforms: (a)  $C_{CLAMP}=100$  nF and (b)  $C_{CLAMP}=600$  nF.

Secondly, it is found that proper Q<sub>L</sub> turn-on point selection helps reduce the impact of the lower flat area on  $V_{SW}$ . As the  $C_{OSS}$  curve of the silicon FET in Figure 8 indicates, if the ZVS target is to turn on  $Q_L$  by waiting for  $V_{SW}$  to reach to 0 V, large  $I_{m(-)}$  is required to discharge the high capacitance region. If it is possible to turn on  $Q_{\rm L}$  at a given  $V_{SW}$  before  $C_{OSS}$  starts to grow rapidly,  $I_{m(-)}$  can be significantly reduced. This technique is referred to as partial ZVS in this paper. As the partial ZVS point is chosen at 20 V for this example, there is a 14% reduction on both RMS primary current for less winding loss and peak-topeak magnetizing current for less core loss, as shown in Figure 11. The efficiency data in Figure 12(a) demonstrates that performing partial ZVS at 20 V further improves the full-load efficiency 0.5%. Figure 12(b) shows a more detailed study on where the optimal partial ZVS target is for a silicon FET with 680 m $\Omega$ . From the total loss reduction with respect to the ZVS point moving from 0 V to 60 V, the result indicates that 20 V obtains the biggest loss reduction, but loss reduction has diminishing returns when the partial ZVS point is higher than 20 V. This effect can be understood from the design trade-off between the RMS current reduction and switching loss increase, as shown in Figure 13. As the partial ZVS point moves higher, I<sub>PRI(RMS)</sub> continues to reduce. However, a partial ZVS point means a hard switching point of QL, so the turn-on switching loss grows at the same time. Since the turn-on loss of the silicon FET can increase rapidly after 10 V, the conduction loss reduction will be gradually washed out by the switching loss increasing. Therefore, this indicates  $10 \sim 20$  V is suitable for a silicon FET when the turn-on loss grows rapidly above the voltage range, while full ZVS is best for GaN FET.



Figure 11 – Impact of ZVS target on switching waveforms: (a) full ZVS and (b) partial ZVS at 20 V.



Figure 12 – Improvement of partial ZVS to: (a) full-load efficiency and (b) power loss reduction.



Figure 13 – Design trade-off of partial ZVS: (a) primary RMS current and (b) turn-on switching loss of Q<sub>L</sub>.

### **B.** Impact on Resonance Clamp Current

 $C_{SW}$  has contributions not only from the  $C_{OSS}$ of the two primary switches, but also from the junction capacitance of the secondary rectifier. either a Schottky diode or a synchronous rectifier (SR). Table 3 compares the switching current waveforms with the combination of different primary switches and different secondaryrectification devices. When a diode is used as the rectifier, the shape of the switching current waveform between a GaN and silicon FET is similar, and the main difference is just the different peak-to-peak and RMS current levels. On the other hand, when SR is used as the secondary rectifier, the shape of the current waveform becomes significantly different. When using silicon FETs as the two primary switches, there is only a small current dip on IPRI before the resonance of ICLAMP starts, as a SR is used. The RMS current difference between using a Schottky diode and SR is not much, since the current dip effect on the RMS current is almost negligible. When using GaN FETs as the two primary switches and silicon SR as the rectifier, a big current dip reduces the initial



*Table 3 – Switching waveform comparison with different types of secondary rectifiers.* 

resonance current of  $I_{CLAMP}$ , which significantly lowers the RMS current compared with using a Schottky diode. In this example, 34% reduction in the RMS current with this current dipping effect benefits the winding loss reduction as well as conduction loss reduction of  $Q_{\rm H}$ .

According to Faraday's law in Equation (6), the current dip phenomenon on the primary current, i.e. a di/dt current change on  $I_{PRI}$ , can be understood by examining the voltage change across the  $L_k$  inductance, which is the voltage difference between the reflected voltage from the secondary winding (NV<sub>SEC</sub>) and the voltage across the transformer primary winding (V<sub>PRI</sub>), as shown in the equivalent circuit of Figure 14(a).

$$\frac{dI_{PRI}}{dt} = \frac{1}{L_k} (NV_{SEC} - V_{PRI})$$
(6)

The negligible current dipping for silicon-based ACF with SR is explained as follows. Since the SR is off as the current dipping occurs,  $NV_{SEC}$  is equal to the voltage difference between the drain-to-source voltage on the SR FET and  $V_{OUT}$ . Similarly, since  $Q_H$  is off as well,  $V_{PRI}$  is equal to the voltage difference between the drain-to-source voltage of

 $Q_H$  and  $V_{CLAMP}$ . Since both sides use silicon FET, the  $C_{OSS}$  changes significantly as  $V_{DS}$  varies. Figure 14(b) compares the capacitance nonlinearity between C<sub>OSS(OH)</sub> and the junction capacitance of SR (C<sub>OSS(SR)</sub>) reflected to the primary side. The result shows that there is a certain higher V<sub>DS</sub> range where C<sub>OSS(OH)</sub> is smaller than the reflected capacitance from SR ( $C_{OSS(SR)}/N^2$ ) and there is another lower  $V_{DS}$  range where  $C_{OSS(OH)}$  is significantly larger than C<sub>OSS(SR)</sub>/N<sup>2</sup>. When peak  $I_m(I_{m(+)})$  starts to discharge both, this capacitance difference creates different rising slopes on V<sub>PRI</sub> and NV<sub>SEC</sub>, as the simulation result shows in Figure 15(a). In the first portion of the figure,  $V_{PRI}$  rises faster than  $NV_{SEC}$ , since  $C_{OSS(QH)}$  is smaller. In the second portion, V<sub>PRI</sub> rises much slower than NV<sub>SEC</sub>, since C<sub>OSS(OH)</sub> becomes larger. The rising slope variation causes a different voltage polarity across  $L_k$  in Equation (6). In the first portion, the voltage across  $L_k$  is negative, so the  $dI_{PRI}/dt$  is negative. In the second portion, the voltage across  $L_k$  becomes positive, so the  $dI_{PRI}/dt$  becomes positive. This explains why a current dip occurs at the beginning and disappears afterward in Figure 15(a). Losing the current dipping effect, the initial **Fopic 3** 

resonance current is almost equal to  $I_{m(+)}$ . Then, the benefit of SR for silicon-based ACF is mainly the reduction of the conduction loss on the secondary rectifier.



Figure 14 – Cause of current dipping: (a) voltage difference on primary and secondary and (b) C<sub>OSS</sub> difference.

For a GaN FET, the current dip effect is more significant, which reduces the initial resonance clamp current. This effect is also explained by the  $C_{OSS}$  difference in Figure 14(b), which shows that  $C_{OSS(QH)}$  of GaN is always smaller than  $C_{OSS(SR)}/N^2$  across all  $V_{DS}$  ranges. Therefore, as  $I_{m(+)}$  starts to discharge both capacitances, the rising slope of  $V_{PRI}$  is always higher than  $NV_{SEC}$ . With this, the voltage polarity across  $L_k$  in Equation (6) stays negative, which forces  $dI_{PRI}/dt$  to also stay negative before resonance starts. In this case, SR for GaN-based ACF does not just reduce the conduction loss on the secondary side, but also benefits the conduction loss reduction on both  $Q_H$  and the primary winding of the transformer. Simply speaking, a win-win situation

is obtained for both the primary and secondary sides. The efficiency measurement in Figure 16 indicates a 2.5% improvement across a wide line range, as a diode rectifier is replaced by a SR with  $R_{DS(ON)} = 28 \text{ m}\Omega$ . This efficiency boost cannot be seen in silicon-based ACF with SR, since the current dipping effect is lost by the high capacitance region of Q<sub>H</sub>. However, lower R<sub>DS(ON)</sub> does not mean more efficiency improvement for a GaNbased ACF topology. The efficiency test result using a 14 m $\Omega$  SR is almost the same as using 28 m $\Omega$ , so it means that the R<sub>DS(ON)</sub> benefit is washed out by other additional losses. First, lower R<sub>DS(ON)</sub> creates higher capacitive loading, so the higher peak-to-peak magnetizing current increases the core loss. Secondly, the lower R<sub>DS(ON)</sub> FET with a larger gate charge  $(Q_G)$  increases the gate driving loss.



Figure 15 – Current dipping effect with SR: (a) Si-based ACF and (b) GaN-based ACF.



Figure 16 – Impact of current dipping of GaNbased ACF on full-load efficiency.

#### C. Impact on Light Load Efficiency

The light load efficiency of ACF is also very sensitive to C<sub>OSS</sub> nonlinearity. As the load current becomes lighter, the conventional peak currentmode control reduces the positive peak current  $(I_{m(+)})$  to regulate the output power, while the negative magnetizing current  $(I_{m(-)})$  stays the same in the same  $V_{BULK}$  condition.  $I_{m(+)}$  delivers active energy to the output, while  $I_{m(-)}$  stores the circulating energy to achieve ZVS. If  $I_{m(+)}$  and  $I_{m(-)}$  become more and more comparable as the load becomes lighter, it means that the transformer efficiency becomes worse, since the contribution of the circulating energy is getting higher. For siliconbased ACF with highly nonlinear  $C_{OSS}$ ,  $I_{m(-)}$  is larger, especially at high line, so the impact at a light load becomes more significant and the efficiency deteriorates very quickly. The measurement result in Figure 17(a) shows that the efficiency difference between 50% load and 25% can be as high as 7.3%. On the other hand, for GaN-based ACF, I<sub>m(-)</sub> is much lower than siliconbased ACF due to its low C<sub>OSS</sub>. As the load becomes lighter, the  $I_{m(-)}$  impact is less severe, so it results in only 2.6% efficiency difference between a 50% load and 25% load. Therefore, it is important to understand what kind of light load mode operation is most suitable for ACF to maintain good efficiency. Conceptually, the most critical requirement of an ideal light load mode for ACF is to maintain  $I_{m(+)}$ relatively higher than  $I_{m(-)}$ . Then, the question is how to maintain regulation of the output voltage if a certain  $I_{m(+)}$ -to- $I_{m(-)}$  ratio would like to be maintained.

Therefore, burst mode control is proposed in this paper to meet this goal, the PWM pattern of which is shown in Figure 18.  $V_{GS(OL)}$  is set as the first pulse to build up the bootstrap voltage of the high-side driver first before Q<sub>H</sub> starts switching, and the second  $V_{GS(OL)}$  pulse turns on  $Q_L$  close to valley switching. The following pulses operate in ZVS condition, since  $V_{GS(OH)}$  is enabled. Furthermore,  $V_{GS(OH)}$  of the last pulse is purposely disabled to prevent generating unnecessary  $I_{m(-)}$  to trigger a large DCM resonance between L<sub>m</sub> and  $C_{SW}$ , since the excessive ringing can create additional core loss. The output power regulation is based on modulating the burst off-time, as the energy per switching cycle in a burst packet is fixed, i.e.  $I_{m(+)}$  is fixed and is chosen at a certain current level which provides a reasonable I<sub>m(+)</sub>-to- $I_{m(-)}$  ratio. After the last pulse per burst packet ends,  $V_{GS(OL)}$  and  $V_{GS(OH)}$  are completely turned off to terminate the power delivery. As the load becomes lighter, the burst off-time becomes longer before the next burst event.



Figure 17 – Light load efficiency of 30 W ACF with diode rectifier: (a) Silicon and (b) GaN.



operation for ACF.

Since the proposed burst control is able to keep a high  $I_{m(+)}$ -to- $I_{m(-)}$  ratio, the light load efficiency can be significantly improved. From the test result under  $V_{BULK} = 200$  V shown in Figure 19(b), there is 2.4% efficiency improvement at a 25% load with the proposed burst control, compared with conventional peak current control. An additional benefit is limiting the  $f_{SW}$  variation in peak current control. By the nature of TM operation, as  $I_{m(+)}$  reduces with a lighter load,  $f_{SW}$ grows higher and higher. The f<sub>SW</sub> variation in Figure 19(a) shows that as a 100% load is switched at 330 kHz, a 25% load is switched at 600 kHz. This not only brings a challenge for MOSFET driving, but also increases other switching-related losses. As burst mode is applied at a 50% load, the fixed  $I_{m(+)}$  limits  $f_{SW}$  from changing.



Figure 19 – Benefit of burst mode for silicon-based ACF: (a)  $f_{SW}$  change and (b) light load efficiency.

The number of pulses per packet is defined as  $N_{SW}$ . The test result in Figure 20(a) shows that as N<sub>SW</sub> increases (more grouped pulses), the efficiency becomes higher. However, more grouped pulses mean higher output ripple ( $\Delta V_{OUT}$ ) as shown in Figure 20(b). Besides, higher  $N_{SW}$ makes the burst frequency  $(f_{BUR})$  enter the audible noise range at heavier loads, so Equation (7) is derived to estimate how f<sub>BUR</sub> varies with the output load and N<sub>SW</sub>. This equation contains a ratio of I<sub>OUT</sub> and I<sub>OUT(BUR)</sub>. I<sub>OUT(BUR)</sub> is the predetermined output load condition starting at the burst and I<sub>OUT</sub> is the lighter load condition lower than I<sub>OUT(BUR)</sub>. For example, if the burst starts at a 50% load, operating at a 25% load results in a current ratio of 0.5. In other words, as the load becomes lighter, f<sub>BUR</sub> will be lower. Another dependency of this equation is the  $N_{SW}$  and  $f_{SW}$  of each pulse. So, as N<sub>SW</sub> is higher, f<sub>BUR</sub> will be further reduced as well.



Figure 20 – Impact of  $N_{SW}$  determination for burst mode: (a) light load efficiency and (b) output ripple.

The complete control law over a wide load range is shown in Figure 21, which explains how the critical parameters are changed. At a heavier load,  $I_{m(+)}$  is gradually reduced by a peak current

loop as the load decreases, so f<sub>SW</sub> increases. This region is defined as AM operation (amplitude modulation). In AM, the burst mode has not started yet, so the burst frequency is 0 Hz. Further, lower  $I_{m(+)}$  reduces  $\Delta V_{OUT}$ , so the worst-case  $\Delta V_{OUT}$ always occurs at a full load condition. After  $I_{m(+)}$ is reduced to a predetermined peak current threshold  $(I_{m(BUR)})$ , the burst mode control starts to clamp  $I_{m(+)}$  to this level, so  $f_{SW}$  is clamped at the same time. Then, f<sub>BUR</sub> starts to move into a lower frequency range as I<sub>OUT</sub> reduces. When more pulses are grouped, the control loop enters burst operation at heavier loading. It is possible that when  $f_{BUR}$  falls into the audible noise range (below 20 kHz), the transformer can generate disturbing noise. Additionally,  $\Delta V_{OUT}$  increases with more grouped pulses. It is possible that if N<sub>SW</sub> is not properly selected, the worst-case  $\Delta V_{OUT}$  can occur at very light load conditions instead of full load conditions, which increases the output capacitor size needed to meet the output ripple requirement.



Figure 21 – Control law across wide load range with burst mode.

#### IV. ANALYSIS AND DESIGN PROCEDURE OF AN ACF POWER STAGE

### A. Analytical Expression of ACF Operating Condition

First, the technique of triangular approximation is proposed to model the resonance current waveform of ACF in complementary switching around the  $V_{SW}$  transition, as shown in Figure 22(a). Then, the analytical expression of the switching frequency ( $f_{SW}$ ) and input power ( $P_{IN}$ ) can be easily derived from the triangular waveform. The input current of ACF is obtained by averaging the switching current waveform of the low-side switch ( $I_{OL}$ ).

$$I_{IN} = \int_{0}^{1/f_{SW}} I_{QL}(t) dt = \frac{1}{2} [I_{m(+)}T_r + I_{m(-)}T_{m(-)}] f_{SW}$$
(8)

where  $T_r$  is the rising time of  $I_m$  from 0 A to  $I_{m(+)}$  and  $T_{m(-)}$  is the transition time from  $I_{m(-)}$  to 0 A. With the triangular approximation,  $T_r$  is substituted by  $I_{m(+)}L_m/V_{BULK}$  and  $T_{m(-)}$  is approximated by  $I_{m(-)}L_m/V_{BULK}$ . Next, the input power equation can be derived and simplified as

$$P_{IN} = V_{BULK} \cdot I_{IN} = \frac{1}{2} L_m f_{SW} [I_{m(+)}^2 - I_{m(-)}^2]$$
(9)

Since this equation shows that  $I_{m(+)}$  needs to be increased to provide the same power as more  $I_{m(-)}$  is needed for ZVS, the physical meaning is that the ACF transformer stores  $I_{m(+)}$  as active energy for power delivery, but  $I_{m(-)}$  is like a reactive energy. After that, the  $f_{SW}$  expression in Equation (10) can be obtained based on the sum of  $T_r$ ,  $T_{m(-)}$  and the falling time from  $I_{m(+)}$  to  $I_{m(-)}$ ( $T_f$ ), which is ( $I_{m(+)}$ - $I_{m(-)}$ ) $L_m/V_{BULK}$ .

$$f_{SW} = \frac{1}{T_r + T_f + T_{m(-)}} = \frac{D^2 V_{BULK}}{2I_{IN}L_m - DI_{m(-)}L_m + DT_{m(-)}V_{BULK}}$$
(10)

where D is not the duty-cycle of the  $Q_L$  on-time but comes from the volt-second balance of  $I_m$ . Then, D is defined as

$$D = \frac{T_r + T_{m(-)}}{T_r + T_{m(-)} + T_f} = \frac{NV_{OUT}}{V_{BULK} + NV_{OUT}}$$
(11)



Figure 22 – Waveform approximation: (a) triangular approximation and (b) resonance during  $V_{SW}$  transition.

As long as the analytical expressions of  $T_{m(-)}$  and  $I_{m(-)}$  can be obtained, the above equations can be used to calculate the operating condition of ACF. For a LLC resonant converter as a double-

ended topology, L<sub>m</sub> can be treated as a constant current source while discharging C<sub>SW</sub> so a firstorder expression is used to express the  $V_{SW}$ transition time [11]. Applying this current-source concept to the L<sub>m</sub> of an ACF, T<sub>m(-)</sub> may be simply equal to  $C_{SW}V_{SW}/I_{m(-)}$ . However, since the ACF as a single-ended topology only generates a small amount of I<sub>m(-)</sub> for ZVS and the state variable changes as C<sub>SW</sub> discharges during the V<sub>SW</sub> transition, the first-order approximation in LLC cannot be applied to ACF. Instead, L<sub>m</sub> and C<sub>SW</sub> have to be treated as a second-order tank circuit to obtain more accurate  $T_{m(-)}$  and  $I_{m(-)}$ . Table 4 summarizes the proposed derivation results for the two parameters under a wide V<sub>BULK</sub> range. Starting from the  $V_{BULK} \leq NV_{OUT}$  condition,  $Q_H$ can turn off at the zero-crossing of I<sub>m</sub> since the voltage swing of the natural resonance between  $L_m$  and  $C_{SW}$  is enough to bring  $V_{SW}$  down to 0 V. Based on the waveforms shown in Figure 22(b),  $I_{m(-)}$  can be derived based on the characteristic impedance  $(Z_n)$  and the resonance voltage amplitude of NV<sub>OUT</sub>, while  $T_{m(-)}$  is a quarter of the resonance period. In this condition, the overall V<sub>SW</sub> transition takes half of the resonance period to complete. On the other hand, as  $V_{BULK} > NV_{OUT}$ , Q<sub>H</sub> has to turn off later than the zero-crossing of  $I_m$  in order to create large enough  $I_{m(-)}$ . Then, as shown in Figure 22(b), the initial resonance current between  $L_m$  and  $C_{SW}$  is not zero, so the voltage swing does not start from the peak of the sinusoidal trajectory but starts close to a quarter of the resonant period. For this case, I<sub>m(-)</sub> can also be derived based on the characteristic impedance  $(Z_n)$ and the resonance voltage amplitude of  $V_{BULK}$ , while  $T_{m(-)}$  is still a quarter of the resonance period.

|                   | V <sub>BULK</sub> >NV <sub>OUT</sub>                                    | V <sub>BULK</sub> ≤NV <sub>OUT</sub>                                    |
|-------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------|
| T <sub>m(-)</sub> | $T_{m(-)} = 0.5\pi \sqrt{L_m C_{SW}}$                                   | $T_{m(-)} = 0.5\pi \sqrt{L_m C_{SW}}$                                   |
| I <sub>m(-)</sub> | $I_{m(-)} = -\frac{V_{BULK}}{Z_n} = -\sqrt{\frac{C_{SW}}{L_m}}V_{BULK}$ | $I_{m(-)} = -\frac{NV_{OUT}}{Z_n} = -\sqrt{\frac{C_{SW}}{L_m}}NV_{OUT}$ |

Table 4 – Summary of  $T_{m(-)}$  and  $I_{m(-)}$  equations.

## **B.** Analytical Expression of Switching Node Capacitance

Lumped time-related capacitance ( $C_{SW}$ ) includes all the passive and active components in ACF, as the equivalent circuit shows in Figure 23(a).  $C_{Tr}$  comes from the winding capacitance of the transformer and  $C_{BOOT}$  is the junction capacitance of the bootstrap diode, while the rest are contributed by the junction capacitance of both the primary and secondary switches. Conceptually,  $C_{SW}$  is expressed as the sum of all capacitors reflected to the primary side in Equation (12).

$$C_{SW} = C_{Tr} + C_{OSS(QL)} + C_{OSS(QH)} + C_{BOOT} + \frac{C_{OSS(SR)}}{N^2}$$
(12)

However, the first challenge of calculating  $C_{SW}$  is that the capacitance of the active switches is very nonlinear, as illustrated in Figure 8 and Figure 14(b). The second challenge is that the device datasheets do not provide enough data points for the equivalent time-related capacitance under different drain-to-source voltages. For example, a primary 600 V silicon super-junction FET only lists an equivalent time-related capacitance at 400 V, while the datasheet of a 150 V SR FET does not even list any. The third challenge is that as a partial ZVS technique is applied, the value on the datasheet has no meaning, since the value assumes a V<sub>SW</sub> transition between 400 V to 0 V.

This section provides a general expression of time-related capacitance in Equation (13) and introduces the calculation process to obtain its analytical form under an arbitrary V<sub>DS</sub> of each device. The assumption is that there is no hysteresis loss effect on the  $C_{OSS}$  curve in [12][13], such that the time-related capacitance can be directly calculated through the C<sub>OSS</sub> curve on the datasheet. The first step is integrating the C<sub>OSS</sub> curve in the datasheet from the partial ZVS point of V<sub>th</sub> to a variable V<sub>DS</sub>, which is V<sub>BULK</sub>+NV<sub>OUT</sub> for ACF. Specifically, the integration term is done by discretizing the C<sub>OSS</sub> curve, calculating the area of each segment and then summing the areas together. A finer  $V_{DS}$  segment should be applied to the region with a large capacitance change on the C<sub>OSS</sub> curve. The second step is dividing the integrated expression by the voltage difference between  $V_{DS}$ and V<sub>th</sub>, so the time-related capacitance can be plotted as the brown-solid curve on Figure 23(b).

The third step is curve fitting the numerical values into an analytical expression. The example general form is shown in Equation (13), which is a logarithmic trend-line equation with two variables, X and Y. The two variables can be easily calculated using the plotting tool in Excel software.



Figure 23 – Lumped  $C_{SW}$  derivation: (a)  $C_{SW}$  breakdown of ACF and (b) time-related  $C_{OSS}$  of  $Q_L$ .

#### C. Design Procedure and Design Example

First, we must select the turn ratio (N) using four design criteria as a starting point.

(1) The maximum N (N<sub>max</sub>) is limited by the derated maximum drain-to-source voltage of  $Q_L$  ( $V_{DS(QL)\_MAX}$ ) or  $Q_H$  ( $V_{DS(QH)\_MAX}$ ).  $\Delta V_{CLAMP}$  is the difference between the maximum clamp voltage and the reflected output voltage. It can be due to either the ripple voltage of  $C_{CLAMP}$  as  $Q_H$  is active at heavier loads or the voltage overcharge of  $C_{CLAMP}$  by the  $L_k$  energy as  $Q_H$  is disabled at very light load.

(2) Minimum N (N<sub>MIN</sub>) is limited by the derated maximum drain-to-source voltage of SR ( $V_{DS(SR)\_MAX}$ ).  $\Delta V_{SPIKE}$  should account for any additional voltage spike higher than  $V_{BULK(MAX)}/N$ , when  $Q_H$  is active and turns off at a non-zero current situation (ZCS) at heavier loads. When  $C_{CLAMP}$  is too large, the non-ZCS situation occurs, since the resonance current between  $L_k$  and  $C_{CLAMP}$  cannot force  $I_{SEC}$  to return to 0 A before  $Q_H$  turns off.

(3) The minimum D at  $V_{BULK(MAX)}$  (D<sub>MIN</sub>) introduces more core loss than the basic Steinmetz equation due to the triangular excitation [14], so this constraint creates another limitation on N<sub>MIN</sub>.

(4) The winding loss distribution between the primary and secondary side of the transformer is the final design criteria. As N increases, the primary RMS current reduces, while the secondary RMS current increases [15][16].

$$N_{MAX} = \frac{V_{DS(QL)\_MAX} - V_{BULK(MAX)} - \Delta V_{CLAMP}}{V_{OUT}}$$
(14)

$$N_{MIN} = \frac{V_{BULK(MAX)}}{V_{DS(SR)_MAX} - V_{OUT} - \Delta V_{SPIKE}}$$
(15)

$$D_{MIN} = \frac{N_{MIN}V_{OUT}}{V_{BULK(MAX)} + N_{MIN}V_{OUT}}$$
(16)

$$P_{CORE(MAX)} = \frac{8}{\pi^2 [4D_{MIN}(1 - D_{MIN})]^{\gamma + 1}} \cdot (C_m \Delta B^{\alpha} f_{SW}^{\ \beta}) \quad (17)$$

Second, with the  $f_{SW}$  expression and a given N,  $L_m$  can be calculated based on the predetermined minimum  $f_{SW}$  ( $f_{SW(MIN)}$ ) at the lowest ripple voltage ( $V_{BULK(MIN)}$ ) on the bulk input capacitor for the smallest operational AC line voltage. The  $f_{SW(MIN)}$  selection of the ACF must consider the impact on full-load efficiency and the EMI filter design.

$$f_{SW(MIN)} = \frac{D_{MAX}^{2} V_{BULK(MIN)}}{2I_{IN(MAX)} L_{m} - D_{MAX} I_{m(-)} L_{m} + D_{MAX} T_{m(-)} V_{BULK(MIN)}}$$
(18)

where  $I_{IN(MAX)}=P_{IN(MAX)}/V_{BULK(MIN)}$  and  $D_{MAX}=NV_{OUT}/(V_{BULK(MIN)}+NV_{OUT})$ , while for  $I_{m(-)}$  and  $T_{m(-)}$  refer to Table 4.

Third, with the  $P_{IN}$  equation, the maximum peak current ( $I_{m(+)\_MAX}$ ) to the peak output power ( $P_{OUT(MAX)}$ ) is calculated as

$$I_{m(+)\_MAX} = \sqrt{\frac{2P_{OUT(MAX)}}{\eta L_m f_{SW(MIN)}} + I_{m(-)}^2}$$
(19)

Fourth, the turns number on the primary side of the transformer  $(N_P)$  is determined with two design considerations. One is to allow the maximum flux density  $(B_{MAX})$  below the saturation limit of the magnetic core  $(B_{SAT})$  at  $I_{m(+)\_MAX}$ . Another is to consider the AC flux density ( $\Delta B$ ) effect on the core loss due to the peak-to-peak magnetizing current. For high  $f_{SW}$ operation, the design consideration of  $N_P$  is mainly limited by the core loss, so  $B_{MAX}$  usually has an enough design margin below  $B_{SAT}$ .

$$N_{p} = \frac{L_{m}(I_{m(+)} - I_{m(-)})}{\Delta B \cdot A_{e}}$$
(20)

$$B_{MAX} = \frac{L_m I_{m(+)} MAX}{N_P A_e} < B_{SAT}$$
(21)

In this paper, the above design procedure is applied to two 30 W ACF designs using GaN and silicon primary FETs with similar  $R_{DS(ON)}$ . The design constraints are the same:  $f_{SW(MIN)}$  of 180 kHz at  $V_{BULK(MIN)} = 75$  V, N=3.25, V<sub>OUT</sub>=20 V, RM6 transformer using 3F36 core material and 150 V rating SR (BSC360N15NS3).  $C_{OSS(OL)}$  is calculated based on partial ZVS at 20 V for the silicon FET and based on full ZVS at 0 V for the GaN FET. Then, it is found that L<sub>m</sub> for silicon is 85  $\mu$ H and L<sub>m</sub> for GaN is 95  $\mu$ H. With that, the above analytical equations can be used to compare the parameter variations for a wide V<sub>BULK</sub> range. Figure 24 shows the calculation results of  $I_{m(+)}$  and  $I_{m(-)}$  at high line and it provides a clear message that GaN provides significant core loss and RMS current reductions due to lower peak-to-peak current.



Topic 3

Figure 24 – Comparison of operating conditions of Si and GaN-based ACF: (a)  $f_{SW}$ , (b)  $I_{m(+)}$  and (c)  $I_{m(-)}$ .

The measurement results on the full-load efficiency and primary RMS current of the two power stage designs are compared in Figure 25(a) and (b), respectively. The significant RMS current reduction is contributed to by not only the low peak-to-peak  $I_m$  as the calculation results show, but also the current dipping effect as explained in Section I. In the end, the GaN ACF power stage provides superior efficiency over the optimized silicon-based ACF. The difference of 2% at low line and 3% at high line is the efficiency of the DC/DC stage only. As the input stage (including the EMI filter, bridge diode, fuse and inrush current limit NTC resistor) is included, the efficiency difference will be even greater.







### SUMMARY

This paper provides a comprehensive analysis on how C<sub>OSS</sub> nonlinearity from primary and secondary switching devices impacts the switching behavior and system efficiency of the ACF across a wide load range. It is found that the superior performance of GaN-based ACF is not just due to ultralow C<sub>OSS</sub>, but also the current dipping effect on significant primary RMS current reduction. Solutions to minimize the  $C_{OSS}$  nonlinearity impact of Si-based ACF are investigated to reduce the efficiency gap with a GaN design. The proper clamp capacitor design and partial ZVS control with an optimal ZVS point are addressed and burst mode control is proposed to exhibit better average efficiency than the state-of-the art light load control. Moreover, analytical equations are derived to simplify power stage design, accounting for C<sub>OSS</sub> nonlinearity. Based on this proposed design procedure, two 30 W ACF designs with state-of-theart GaN and silicon FETs are developed and the optimal performances are compared.

### REFERENCES

- [1] "Universal Serial Bus Revision 3.1 Specification," www.usb.org, Aug. 2016.
- [2] Zhang, M. T.; Jovanovic, M. M. and Lee, F. C., "Design and analysis of thermal management for high-power-density converters in sealed enclosures," IEEE 1997 Applied Power Electronics Conference and Exposition (APEC), Vol. 1, pp. 405-412, 1997.
- [3] Park, J. et al., "Quasi-Resonant (QR) Controller with Adaptive Switching Frequency Reduction Scheme for Flyback Converter," IEEE Transactions on Industrial Electronics, Vol. 63, No. 6, pp. 3571-3581, June 2016.
- [4] Puukko, J.; Xu, J. and Liu, L., "Consideration of flyback converter using GaN devices," IEEE 3rd Workshop on Wide Bandgap Power Devices and Applications (WiPDA), pp. 196-200, 2015.

- [5] Liu, X. C. X.; Zhang, Y.; Zou, X. and Lin, S., "An overview of soft-switching technique for flyback converters," IEEE 11th International Conference on ASIC (ASICON), pp. 1-4, 2015.
- [6] Perrin, R.; Quentin, N.; Allard, B.; Martin, C. and Ali, M., "High-Temperature GaN Active-Clamp Flyback Converter with Resonant Operation Mode," IEEE Journal of Emerging and Selected Topics in Power Electronics, Vol. 4, No. 3, pp. 1077-1085, Sept. 2016.
- [7] Watson, R.; Lee, F. C. and Hua, G., "Utilization of an Active-Clamp Circuit to Achieve Soft Switching in Flyback Converters," IEEE Transaction on Power Electronics, Vol.11, pp. 162-169, Jan. 1996.
- [8] Lin, Bor-Ren; Chiang, Huann-Keng; Chen, Kao-Cheng and Wang, David, "Analysis, design and implementation of an active clamp flyback converter," IEEE 2005 International Conference on Power Electronics and Drives Systems (PEDS), pp. 424-429, 2005.
- [9] Zong, S.; Luo, Q.; Li, C.; Li, W.; He, X. and Su, S., "Three-level frequency-doubling LLC resonant converter with high step-down ratio for high input voltage applications," IEEE 2014 Applied Power Electronics Conference and Exposition (APEC), pp. 14-19, 2014.
- [10]Hurley, W. G.; Gath, E. and Breslin, J. G., "Optimizing the AC resistance of multilayer transformer windings with arbitrary current waveforms," IEEE Transactions on Power Electronics, Vol. 15, No. 2, pp. 369-376, Mar. 2000.
- [11] Beiranvand, R.; Rashidian, B.; Zolghadri, M. R. and Alavi, S. M. H., "Optimizing the Normalized Dead-Time and Maximum Switching Frequency of a Wide-Adjustable-Range LLC Resonant Converter," IEEE Transactions on Power Electronics, Vol. 26, No. 2, pp. 462-472, Feb. 2011.

- [12]Castro, I. et al., "Analytical Switching Loss Model for Superjunction MOSFET with Capacitive Nonlinearities and Displacement Currents for DC–DC Power Converters," IEEE Transactions on Power Electronics, Vol. 31, No. 3, pp. 2485-2495, Mar. 2016.
- [13]Fedison, J. B. and Harrison, M. J., "COSS hysteresis in advanced superjunction MOSFETs," IEEE 2016 Applied Power Electronics Conference and Exposition (APEC), pp. 247-252, 2016.
- [14]Mu, M. and Lee, F. C., "A new core loss model for rectangular AC voltages," 2014 IEEE Energy Conversion Congress and Exposition (ECCE), pp. 5214-5220, 2014.
- [15]Huang, X.; Feng, J.; Du, W.; Lee, F. and Li, Q., "Design Consideration of MHz Active Clamp Flyback Converter with GaN Devices for Low Power Adapter Application," Proceedings APEC 2016, pp. 2334-234, 2016.
- [16]Huang, Xiucheng, "High Frequency GaN Characterization and Design Considerations," PhD Dissertation, Dept. Electr. Eng., Virginia Tech., Blacksburg, VA, USA, 2016.