### Functional Safety Information

## **TLVH431B-Q1**

## Functional Safety FIT Rate, FMD and Pin FMA



### **Table of Contents**

| 1 Overview                                      |   |
|-------------------------------------------------|---|
| 2 Functional Safety Failure In Time (FIT) Rates |   |
| 3 Failure Mode Distribution (FMD)               |   |
| 4 Pin Failure Mode Analysis (Pin FMA)           | ! |

### **Trademarks**

All trademarks are the property of their respective owners.

Overview www.ti.com

### 1 Overview

This document contains information for the TLVH431B-Q1 (DBV and DBZ package) to aid in a functional safety system design. Information provided are:

- Functional safety failure in time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- Component failure modes and their distribution (FMD) based on the primary function of the device
- Pin failure mode analysis (pin FMA)

Figure 1-1 shows the device functional block diagram for reference.



Figure 1-1. Functional Block Diagram

The TLVH431B-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards.



### 2 Functional Safety Failure In Time (FIT) Rates

This section provides Functional Safety Failure In Time (FIT) rates for TLVH431B-Q1 based on two different industry-wide used reliability standards:

- Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11 for the DBV package.
- Table 2-2 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11 for the DBZ package.
- Table 2-3 provides FIT rates based on the Siemens Norm SN 29500-2 for both DBV and DBZ packages.

Table 2-1. Component Failure Rates for the DBV package per IEC TR 62380 / ISO 26262 Part 11

|                              | paonago por interest interest interest   |
|------------------------------|------------------------------------------|
| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
| Total Component FIT Rate     | 5                                        |
| Die FIT Rate                 | 3                                        |
| Package FIT Rate             | 2                                        |

Table 2-2. Component Failure Rates for the DBZ package per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total Component FIT Rate     | 4                                        |
| Die FIT Rate                 | 3                                        |
| Package FIT Rate             | 1                                        |

The failure rate and mission profile information in Table 2-1 and Table 2-2 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11:

Mission Profile: Motor Control from Table 11

Power dissipation: 50 mW

Climate type: World-wide Table 8Package factor (lambda 3): Table 17b

Substrate Material: FR4EOS FIT rate assumed: 0 FIT

Table 2-3. Component Failure Rates for the DBV and DBZ package per Siemens Norm SN 29500-2

| TABLE | CATEGORY                                | REFERENCE FIT RATE | REFERENCE VIRTUAL T <sub>J</sub> |
|-------|-----------------------------------------|--------------------|----------------------------------|
| 5     | CMOS, BICMOS<br>Digital, analog / mixed | 20 FIT             | 55°C                             |

The Reference FIT Rate and Reference Virtual  $T_J$  (junction temperature) in Table 2-3 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



### 3 Failure Mode Distribution (FMD)

The failure mode distribution estimation for the TLVH431B-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity, and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures resulting from misuse or overstress.

Table 3-1. Die Failure Modes and Distribution

| Die Failure Modes                               | Failure Mode Distribution (%) |
|-------------------------------------------------|-------------------------------|
| Cathode or Anode open (HIZ)                     | 25                            |
| Cathode to Anode short                          | 35                            |
| Cathode not in specification voltage or current | 40                            |



### 4 Pin Failure Mode Analysis (Pin FMA)

This section provides a failure mode analysis (FMA) for the pins of the TLVH431B-Q1 (DBV and DBZ package). The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to ground (see Table 4-2 (DBV) and Table 4-3 (DBZ))
- Pin open-circuited (see Table 4-4 (DBV) and Table 4-5 (DBZ))
- Pin short-circuited to an adjacent pin (see Table 4-6 (DBV) and Table 4-7 (DBZ))
- Pin short-circuited to Cathode pin (see Table 4-8 (DBV) and Table 4-9 (DBZ))

Table 4-2 through Table 4-9 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

| Table 4-1. IT Oldssincation of Fandre Effects |                                                             |  |  |  |
|-----------------------------------------------|-------------------------------------------------------------|--|--|--|
| CLASS                                         | FAILURE EFFECTS                                             |  |  |  |
| A                                             | Potential device damage that affects functionality          |  |  |  |
| В                                             | No device damage, but loss of functionality                 |  |  |  |
| С                                             | No device damage, but performance degradation               |  |  |  |
| D                                             | No device damage, no impact to functionality or performance |  |  |  |

Table 4-1. TI Classification of Failure Effects

Figure 4-1 shows the TLVH431B-Q1 pin diagram for the DBV package. For a description of the device pins, see the TLVH431B-Q1 datasheet.



NC - No internal connection

\* Pin 2 is attached to Substrate and must be connected to ANODE or left open.

Figure 4-1. Pin Diagram (DBV) Package

- CATHODE is connected to VDD through a series resistor
- · ANODE is connected to the ground
- REF is connected to ground and cathode via resistors as shown in the Figure 4-2
- · NC and \* pin is left floating



Figure 4-2. Test Circuit for  $V_{KA} > V_{REF}$ 

Figure 4-3 shows the TLVH431B-Q1 pin diagram for the DBZ package. For a description of the device pins, see the the TLVH431B-Q1 datasheet.

# DBZ (SOT-23-3) PACKAGE (TOP VIEW)



Figure 4-3. Pin Diagram (DBZ) Package

Following are the assumptions of use and the device configuration assumed for the pin FMA in this section:

- · CATHODE is connected to VDD through a series resistor
- · ANODE is connected to the ground
- REF is connected to ground and cathode via resistors as shown in the Figure 4-4



Figure 4-4. Test Circuit for  $V_{KA} > V_{REF}$ 



### Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground on DBV Package

|          |          | •                                                                                                                                |                            |
|----------|----------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| PIN NAME | PIN NUM. | DESCRIPTION OF POTENTIAL FAILURE EFFECT(S)                                                                                       | FAILURE<br>EFFECT<br>CLASS |
| NC       | 1        | Normal Operation                                                                                                                 | D                          |
| *        | 2        | Works fine when anode is connected to Ground but can affect application functionality otherwise                                  | С                          |
| CATHODE  | 3        | Potential damage to the device depending on the location of the short. Shorts output voltage to ground, increases system current | Α                          |
| REF      | 4        | Turns off the regulator. No damage to device but can affect application functionality                                            | В                          |
| ANODE    | 5        | Works fine when anode is connected to Ground but can affect application functionality otherwise                                  | С                          |

### Table 4-3. Pin FMA for Device Pins Short-Circuited to Ground on DBZ Package

| PIN NAME | PIN NUM. | DESCRIPTION OF POTENTIAL FAILURE EFFECT(S)                                                                                       | FAILURE<br>EFFECT<br>CLASS |
|----------|----------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| REF      | 1        | Turns off the regulator. No damage to device but can affect application functionality                                            | В                          |
| CATHODE  | 2        | Potential damage to the device depending on the location of the short. Shorts output voltage to ground, increases system current | Α                          |
| ANODE    | 3        | Works fine when anode is connected to Ground but can affect application functionality otherwise                                  | С                          |

### Table 4-4. Pin FMA for Device Pins Open-Circuited on DBV Package

| PIN NAME | PIN NUM. | DESCRIPTION OF POTENTIAL FAILURE EFFECT(S)                   | FAILURE<br>EFFECT<br>CLASS |
|----------|----------|--------------------------------------------------------------|----------------------------|
| NC       | 1        | Normal Operation                                             | D                          |
| *        | 2        | Normal Operation                                             | D                          |
| CATHODE  | 3        | No damage to device but can affect application functionality | С                          |
| REF      | 4        | No damage to device but can affect application functionality | С                          |
| ANODE    | 5        | No damage to device but can affect application functionality | С                          |

### Table 4-5. Pin FMA for Device Pins Open-Circuited on DBZ Package

| PIN NAME | PIN NUM. | DESCRIPTION OF POTENTIAL FAILURE EFFECT(S)                   | FAILURE<br>EFFECT<br>CLASS |
|----------|----------|--------------------------------------------------------------|----------------------------|
| REF      | 1        | No damage to device but can affect application functionality | С                          |
| CATHODE  | 2        | No damage to device but can affect application functionality | С                          |
| ANODE    | 3        | No damage to device but can affect application functionality | С                          |



Table 4-6. Pin FMA for Device Pins Short-Circuited to Adjacent Pin on DBV Package

| Tubio 1 of 1 million Dovido 1 mio official official to 7 tagacont 1 mion DD 1 1 actuago |          |               |                                                                                                                                  |                            |
|-----------------------------------------------------------------------------------------|----------|---------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| PIN NAME                                                                                | PIN NUM. | SHORTED<br>TO | DESCRIPTION OF POTENTIAL FAILURE EFFECT(S)                                                                                       | FAILURE<br>EFFECT<br>CLASS |
| NC                                                                                      | 1        | *             | Normal Operation                                                                                                                 | D                          |
| *                                                                                       | 2        | CATHODE       | Potential damage to the device depending on the location of the short. Shorts output voltage to ground, increases system current | Α                          |
| CATHODE                                                                                 | 3        | REF           | Works fine when used in REF to CATHODE direct feedback but can affect application functionality otherwise                        | С                          |
| REF                                                                                     | 4        | ANODE         | Turns off the regulator. No damage to device but can affect application functionality                                            | В                          |
| ANODE                                                                                   | 5        | NC            | Normal Operation                                                                                                                 | D                          |

### Table 4-7. Pin FMA for Device Pins Short-Circuited to Adjacent Pin on DBZ Package

| PIN NAME | PIN NUM. | SHORTED<br>TO | DESCRIPTION OF POTENTIAL FAILURE EFFECT(S)                                                                                       | FAILURE<br>EFFECT<br>CLASS |
|----------|----------|---------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| REF      | 1        | CATHODE       | Works fine when used in REF to CATHODE direct feedback but can affect application functionality otherwise                        | С                          |
| CATHODE  | 2        | ANODE         | Potential damage to the device depending on the location of the short. Shorts output voltage to ground, increases system current | В                          |
| ANODE    | 3        | REF           | Turns off the regulator. No damage to device but can affect application functionality                                            | В                          |

### Table 4-8. Pin FMA for Device Pins Short-Circuited to Cathode on DBV Package

|          | table 4 of 1 m 1 m/2 for Box 100 1 me offere of ballous to ballious of BBX 1 actuage |                                                                                                                                  |                            |  |  |
|----------|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------|--|--|
| PIN NAME | PIN NUM.                                                                             | DESCRIPTION OF POTENTIAL FAILURE EFFECT(S)                                                                                       | FAILURE<br>EFFECT<br>CLASS |  |  |
| NC       | 1                                                                                    | Normal Operation                                                                                                                 | D                          |  |  |
| *        | 2                                                                                    | Potential damage to the device depending on the location of the short. Shorts output voltage to ground, increases system current | Α                          |  |  |
| CATHODE  | 3                                                                                    | Normal Operation                                                                                                                 | D                          |  |  |
| REF      | 4                                                                                    | Works fine when used in REF to CATHODE direct feedback but can affect application functionality otherwise                        | С                          |  |  |
| ANODE    | 5                                                                                    | Potential damage to the device depending on the location of the short. Shorts output voltage to ground, increases system current | А                          |  |  |

### Table 4-9. Pin FMA for Device Pins Short-Circuited to Cathode on DBZ Package

| PIN NAME | PIN NUM. | DESCRIPTION OF POTENTIAL FAILURE EFFECT(S)                                                                                       | FAILURE<br>EFFECT<br>CLASS |
|----------|----------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| REF      | 1        | Works fine when used in REF to CATHODE direct feedback but can affect application functionality otherwise                        | С                          |
| CATHODE  | 2        | Normal Operation                                                                                                                 | D                          |
| ANODE    | 3        | Potential damage to the device depending on the location of the short. Shorts output voltage to ground, increases system current | Α                          |

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated