

# Using TPS2471x/20 with GATE dv/dt Capacitor

Eric Wright/Artem Rogachev

LP/PI

#### Abstract

In some cases, it is desired to configure the TPS2471x/20 to provide a linear dv/dt on Vout to accomplish a constant inrush current profile. Some designers may choose to add a gate capacitor ( $C_{GATE}$ ) in series with a resistor to accomplish this. Note that this can cause undesired behavior when a Hot Short is applied to the output. This report describes this behavior and provides two simple solutions for existing and new designs.

### **Problem Description**

TPS2471x/20 responds to a direct output short by pulling the GATE pin down quickly with a 1A current and holding GATE low for a brief period of time (~10 $\mu$ s). After ~10 $\mu$ s, then TPS2471x/20 will try to restart by ramping GATE back up in a power limited manner until the TIMER expires; then TPS2471x/20 will initiate a retry cycle or latch off.

As TPS2471x/20 tries to restart, any residual charge left on  $C_{GATE}$  can pull GATE up beyond the desired regulation point after the 1A current sink source is released. MOSFET current will overshoot the fast trip point and GATE will respond again by applying the hard pulldown current. This cycle will repeat periodically until  $C_{GATE}$  has decayed below the desired GATE regulation point. An illustration of this behavior is shown in Figure 1. Smaller values of  $C_{GATE}$ will result in much less restart chatter after a direct output short.





Figure 1. Response to a Hot-Short on Vout:  $1k\Omega$  resistor in series with  $C_{GATE} = 0.1\mu F$ 

Normally,  $C_{GATE}$  will also have a  $1k\Omega$  resistor in series so that the transient response characteristic of the GATE pin during a fault will not be slowed. In Figure 1, there is a  $1k\Omega$  resistor in series with a  $0.1\mu$ F capacitor. The R-C decay rate can be seen as channel four in Figure 1.



When the direct short fault occurs, GATE slews down very quickly to interrupt the flow of current. The response time can be seen in Figure 2.

| File             | Vertical                                     | Timebase   | Trigger Disp              | lay Cursors                               | Measure                                | Math Analysi     | s Utilities | Help                                     |             |             |
|------------------|----------------------------------------------|------------|---------------------------|-------------------------------------------|----------------------------------------|------------------|-------------|------------------------------------------|-------------|-------------|
|                  |                                              | <u>Viņ</u> |                           |                                           |                                        |                  | $\sim$      |                                          |             |             |
|                  |                                              |            | ×<br>                     | · · · · · · ·                             | Vout a a                               |                  |             |                                          |             |             |
| ~~               |                                              |            | GATE                      | ·<br>·····                                | ~~~~                                   | +<br>            |             |                                          | ~           |             |
| <u>c3</u>        |                                              |            |                           |                                           |                                        |                  | v           |                                          |             |             |
| <u><u>cı</u></u> |                                              |            | <u>V-gcap</u>             |                                           |                                        |                  |             |                                          |             |             |
| <u>ç2</u>        |                                              |            |                           |                                           |                                        | -<br>-<br>-<br>- | \           | <b></b>                                  |             |             |
|                  |                                              |            |                           |                                           |                                        | -                | ••••••      |                                          |             |             |
| <u>ç4</u>        |                                              |            | · · · ·                   |                                           |                                        |                  |             |                                          |             |             |
|                  |                                              |            |                           |                                           |                                        | ‡<br>            |             |                                          |             |             |
| сı<br>LeC        | 8wL DC1M<br>5.00 V/di<br>0.00 V offse<br>rov | v 10.0     | DCIM<br>V/div<br>Vofst 2. | BWL[DCIM] C4<br>5.00 V/div<br>50 V offset | BwL_DC1M<br>10.0 V/div<br>-30.00 V ofs |                  |             | Timebase<br>2.00 kS<br>a ting for Trigge | 1.0 GS/s Ed | rmal 14.5 V |

Figure 2. GATE Transient Response Characteristic:  $1k\Omega$  resistor in series with  $C_{GATE} = 0.1\mu F$ 



### **Alternate Circuit Solutions**

The easiest approach is to remove the gate dv/dt circuit all together. Often times the designer adds this circuit to reduce the MOSFET stress during start-up. Both the TPS2471x/20 have FET SOA protection feature that will help manage the MOSFET stress during start-up. If there are system level considerations that require the inrush dv/dt control there are 2 other solutions for removing the chatter problem.

If the PCB layout cannot be changed, one simple solution is to reduce the value of the series resistor to take advantage of the 1A GATE current sink. This can help discharge  $C_{GATE}$  quickly but will slow down the transient response time of the TPS2471x/20. Reducing the series resistor to a short (zero  $\Omega$ ) can result in the response shown in Figure 3 and Figure 4.



Figure 3. GATE Response Characteristic:  $0-\Omega$  resistor in series with  $C_{GATE} = 0.1 \mu F$ 





Figure 4. GATE Transient Response Characteristic:  $0-\Omega$  resistor in series with  $C_{GATE} = 0.1 \mu F$ 

To eliminate the chattering in a new design, the circuit shown in Figure 5 can be used. In this circuit, GATE charges  $C_{GATE}$  through the diode for a constant current inrush profile. When the output is directly shorted, GATE can respond quickly without being slowed by  $C_{GATE}$  due to the blocking action of the diode. When GATE is low, the PNP transistor is turned on through the 10k $\Omega$  resistor and quickly discharges  $C_{GATE}$  in order to prepare for the restart cycle.







The response characteristic using the circuit in Figure 5 is shown in Figure 6 and Figure 7. There is clean shutdown and restart and the transient response time is not slowed.



Figure 6. GATE Response Characteristic: Figure 5 circuit,  $C_{GATE} = 0.1 \mu F$ 





Figure 7. GATE Transient Response Characteristic: Figure 5 circuit,  $C_{GATE} = 0.1 \mu F$ 

## Conclusion

Two simple solutions are provided to address TPS2471x/20 chattering after a direct short when GATE dV/dt control is employed. The solutions can be applied for existing or new designs when a solution to the chattering is required.

### References

1. Data Sheet: TPS2471x/20 2.5-V to 18-V High-Efficiency Power-Limiting Hot-Swap Controller (SLVSAL2F)

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have **not** been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products

Audio Amplifiers Data Converters DLP® Products DSP Clocks and Timers Interface Logic Power Mgmt Microcontrollers RFID OMAP Applications Processors Wireless Connectivity www.ti.com/audio

dataconverter.ti.com

www.ti.com/clocks

microcontroller.ti.com

www.ti.com/wirelessconnectivity

interface.ti.com

www.ti-rfid.com

www.ti.com/omap

amplifier.ti.com

www.dlp.com

dsp.ti.com

logic.ti.com

power.ti.com

#### Applications

Automotive and Transportation Communications and Telecom Computers and Peripherals Consumer Electronics Energy and Lighting Industrial Medical Security Space, Avionics and Defense Video and Imaging

**TI E2E Community** 

www.ti.com/automotive www.ti.com/communications www.ti.com/computers www.ti.com/consumer-apps www.ti.com/energy www.ti.com/industrial www.ti.com/medical www.ti.com/security www.ti.com/space-avionics-defense www.ti.com/video

e2e.ti.com