## TPS7B6833-Q1, TPS7B6850-Q1 SLVSD43A -MAY 2015-REVISED DECEMBER 2016 # TPS7B68xx-Q1 500-mA 40-V High-Voltage Ultralow Quiescent-Current Watchdog LDO #### 1 Features - · Qualified for Automotive Applications - AEC-Q100 Qualified With the Following Results - Device Temperature Grade 1: -40°C to +125°C Ambient Operating Temperature Range - Device HBM ESD Classification Level 2 - Device CDM ESD Classification Level C4B - · Maximum Output Current: 500 mA - 4-V to 40-V Wide V<sub>IN</sub> Input-Voltage Range With Up to 45-V Transients - Fixed 3.3-V and 5-V Outputs - Maximum Dropout Voltage: 600 mV at 500 mA - Stable With Output Capacitor in Wide-Range of Capacitance (4.7 $\mu$ F to 500 $\mu$ F) and ESR (0.001 $\Omega$ to 20 $\Omega$ ) - Low Quiescent Current (I<sub>(Q)</sub>) - < 4 μA When EN Is Low (Shutdown Mode)</p> - 19 μA Typical at Light Loads With WD\_EN High (Watchdog Disabled) - Configurable for Window Watchdog or Standard Watchdog - Open-to-Closed Window Ratio Configurable as 1:1 or 8:1 - Fully Adjustable Watchdog Period (From 10 ms to 500 ms) - 9% Accurate Watchdog Period - Dedicated WD\_EN Pin to Control Watchdog ON-OFF - Fully Adjustable Power-Good Threshold and Power-Good Delay Period - Low Input-Voltage Tracking to UVLO - Integrated Fault Protection - Overload Current-Limit Protection - Thermal Shutdown - 28-Pin HTSSOP Package ### 2 Applications - Automotive MCU Power Supply - Body Control Modules (BCM) - Body Comfort Modules - EV and HEV Battery Management Systems (BMS) - Electronic Gear Shifter - · Transmission Control Unit (TCU) - Electrical Power Steering (EPS) ## 3 Description In automotive microcontroller or microprocessor power-supply applications, the watchdog is used to monitor the microcontroller working status to prevent software runaway. It is necessary for the watchdog to be independent of the microcontroller in a reliable system. The TPS7B68xx-Q1 device is a family of 500-mA watchdog LDOs designed for an operating voltage up to 40 V, with typical quiescent current of only 19 $\mu$ A at light load. The devices integrate a programmable function for selecting a window or standard watchdog, with an external resistor to set the watchdog time within 9% accuracy. The PG pin on the TPS7B68xx-Q1 devices indicate when the output voltage is stable and in regulation. The power-good delay period and power-good threshold can be adjusted by external components. The devices also feature an integrated short-circuit and overcurrent protection. The combination of such features makes these devices particularly flexible and suitable to supply microcontroller systems in automotive applications. #### Device Information<sup>(1)</sup> | PART NUMBER | OUTPUT VOLTAGE | PACKAGE | |--------------|----------------|--------------| | TPS7B6833-Q1 | Fixed 3.3 V | LITECOD (20) | | TPS7B6850-Q1 | Fixed 5 V | HTSSOP (28) | (1) For all available packages, see the orderable addendum at the end of the data sheet. ### **Typical Application Schematic** ## **Table of Contents** | 1 | Features 1 | | 7.4 Device Functional Modes | 19 | |---|--------------------------------------|----|----------------------------------------------------|--------| | 2 | Applications 1 | 8 | Application and Implementation | 20 | | 3 | Description 1 | | 8.1 Application Information | 20 | | 4 | Revision History2 | | 8.2 Typical Application | 20 | | 5 | Pin Configuration and Functions3 | 9 | Power Supply Recommendations | | | 6 | Specifications4 | 10 | Layout | 23 | | • | 6.1 Absolute Maximum Ratings4 | | 10.1 Layout Guidelines | 23 | | | 6.2 ESD Ratings | | 10.2 Layout Example | 23 | | | 6.3 Recommended Operating Conditions | 11 | Device and Documentation Support | 24 | | | 6.4 Thermal Information5 | | 11.1 Documentation Support | 24 | | | 6.5 Electrical Characteristics | | 11.2 Related Links | 24 | | | 6.6 Switching Characteristics 7 | | 11.3 Receiving Notification of Documentation Updat | tes 24 | | | 6.7 Typical Characteristics 8 | | 11.4 Community Resources | 24 | | 7 | Detailed Description 12 | | 11.5 Trademarks | 24 | | - | 7.1 Overview | | 11.6 Electrostatic Discharge Caution | 24 | | | 7.2 Functional Block Diagram | | 11.7 Glossary | 24 | | | 7.3 Feature Description | 12 | Mechanical, Packaging, and Orderable Information | 24 | ## 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. ## Changes from Original (June 2016) to Revision A **Page** # Pin Configuration and Functions #### PWP PowerPAD™ Package 28-Pin HTSSOP With Exposed Thermal Pad Top View NC - No internal connection ## **Pin Functions** | P | IN | TYPE <sup>(1)</sup> | DESCRIPTION | |-------|---------------------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | ITPE | DESCRIPTION | | DELAY | 12 | 0 | Power-good delay-period adjustment pin. Connect this pin via a capacitor to ground to adjust the power-good delay time. | | EN | 4 | I | Device enable pin. Pull this pin down to low-level voltage to disable the device. Pull this pin up to high-level voltage to enable the device. | | FSEL | 5 | I | Internal oscillator-frequency selection pin. Pull this pin down to low-level voltage to select the high-frequency oscillator. Pull this pin up to high-level voltage to select the low-frequency oscillator. | | GND | 8, 21 | G | Ground reference | | IN | 1 | I | Device input power supply pin | | NC | 2, 3, 7, 9, 10,<br>14, 17, 19,<br>20, 22, 23,<br>26, 27 | _ | Not connected | | OUT | 28 | 0 | Device 3.3-V or 5-V regulated output-voltage pin | | PG | 24 | 0 | Power-good pin. Open-drain output pin. Pull this pin up to $V_{OUT}$ or to a reference through a resistor. When the output voltage is not ready, this pin is pulled down to ground. | | PGADJ | 25 | 0 | Power-good threshold-adjustment pin. Connect a resistor divider between the PGADJ and OUT pins to set the power-good threshold. Connect this pin to ground to set the threshold to 91.6% of output voltage $V_{\text{OUT}}$ . | Product Folder Links: TPS7B6833-Q1 TPS7B6850-Q1 (1) I = input, O = output, G = ground ## Pin Functions (continued) | PIN | | TYPF <sup>(1)</sup> | DESCRIPTION | |-------|-----|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | TTPE | DESCRIPTION | | ROSC | 11 | 0 | Watchdog timer adjustment pin. Connect a resistor between the ROSC pin and the GND pin to set the duration of the watchdog monitor. Leaving this pin open or connecting this pin to ground results in the watchdog reporting a fault at the watchdog output (WDO). | | WD | 13 | I | Watchdog service-signal input pin. | | WDO | 15 | 0 | Watchdog status pin. Open-drain output pin. Pull this pin up to OUT or a reference voltage through a resistor. When watchdog fault occurs, this pin is pulled down to a low-level voltage. | | WD_EN | 16 | I | Watchdog enable pin. Pull this pin down to a low level to enable the watchdog. Pull this pin up to a high level to disable the watchdog. | | WRS | 18 | I | Window ratio-selection pin (only applicable for the window watchdog). Pull this pin down to a low level to set the open:closed window ratio to 1:1. Pull this pin up to high level to set the open:closed window ratio to 8:1. | | WTS | 6 | 0 | Watchdog type-selection pin. To set the window watchdog, connect this pin to the GND pin. To set the standard watchdog, pull this pin high. | # 6 Specifications ## 6.1 Absolute Maximum Ratings Over operating ambient temperature range (unless otherwise noted) (1)(2) | | | MIN | MAX | UNIT | |-------------------------------------------------------|-----------|------|-----|------| | Unregulated input | IN, EN | -0.3 | 45 | V | | Internal oscillator reference voltage | ROSC | -0.3 | 7 | V | | Power-good delay-timer output | DELAY | -0.3 | 7 | V | | Regulated output | OUT | -0.3 | 7 | V | | Power-good output voltage | PG | -0.3 | 7 | V | | Watchdog status output voltage | WDO | -0.3 | 7 | V | | Watchdog frequency selection, watchdog-type selection | FSEL, WTS | -0.3 | 45 | V | | Watchdog enable | WD_EN | -0.3 | 7 | V | | Watchdog service signal voltage | WD | -0.3 | 7 | V | | Window ratio selection | WRS | -0.3 | 7 | V | | Power good threshold adjustment voltage | PGADJ | -0.3 | 7 | V | | Operating junction temperature, T <sub>J</sub> | | -40 | 150 | °C | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) All voltage values are with respect to ground. Submit Documentation Feedback Copyright © 2015–2016, Texas Instruments Incorporated ## 6.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------|---------------------------------|---------------|------| | | V <sub>(ESD)</sub> Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> Electrostatic discharge | | ±2000 | | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charmed devices model (CDM) per AEC 0100 011 | All pins | ±2000<br>±500 | V | | | alcortargo | Charged-device model (CDM), per AEC Q100-011 | Corner pins (1, 14, 15, and 28) | ±750 | | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ## 6.3 Recommended Operating Conditions Over operating ambient temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |---------------------------------------------------|------------------------------|-----|----------|------| | Unregulated input | IN | 4 | 40 | V | | 40-V pins | EN, FSEL, WTS | 0 | $V_{IN}$ | V | | Regulated output | OUT | 0 | 5.5 | V | | Power good, watchdog status, reference oscillator | PG, WDO, ROSC | 0 | 5.5 | V | | Low voltage pins | WD, WD_EN, PGADJ, DELAY, WRS | 0 | 5.5 | V | | Output current | | 0 | 500 | mA | | Operating junction temperature, T <sub>J</sub> | | -40 | 150 | °C | | Ambient temperature, T <sub>A</sub> | | -40 | 125 | °C | ## 6.4 Thermal Information | PWP (HTSSOP) | UNIT | |--------------------------------------|--------------------------------------| | 28 PINS 37.8 18.4 18.7 0.8 18.5 | | | 37.8 | °C/W | | 18.4 | °C/W | | 18.7 | °C/W | | 0.8 | °C/W | | 18.5 | °C/W | | 2.4 | °C/W | | | 28 PINS 37.8 18.4 18.7 0.8 18.5 | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report (SPRA953). ## 6.5 Electrical Characteristics $V_{IN}$ = 14 V, $C_{OUT}$ $\geq$ 4.7 $\mu$ F, 1 m $\Omega$ < ESR < 20 $\Omega$ , $T_{J}$ = -40°C to 150°C unless otherwise noted | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------|------------|------| | SUPPLY VO | OLTAGE AND CURRENT (IN) | | | | | | | V <sub>IN</sub> | Input voltage | | 4 | | 40 | V | | I <sub>(SLEEP)</sub> | Input sleep current | EN = OFF | | | 4 | μA | | | | $V_{IN}$ = 5.6 V to 40 V for fixed 5-V $V_{OUT}$ ; $V_{IN}$ = 4 V to 40 V for fixed 3.3-V $V_{OUT}$ ; EN = ON; watchdog disabled; $I_{OUT}$ < 1 mA; $T_J$ < 80°C | | 19 | 29.6 | | | $I_{(Q)}$ | Input quiescent current | $V_{IN}$ = 5.6 V to 40 V for fixed 5-V $V_{OUT}$ ; $V_{IN}$ = 4 V to 40 V for fixed 3.3-V $V_{OUT}$ ; EN = ON; watchdog enabled; $I_{OUT}$ < 1 mA | | 28 | 42 | μΑ | | | | $\begin{array}{l} V_{\text{IN}} = 5.6 \text{ V to } 40 \text{ V for fixed 5-V} \\ V_{\text{OUT}}; V_{\text{IN}} = 4 \text{ V to } 40 \text{ V for fixed 3.3-V V}_{\text{OUT}}; \text{EN} = \text{ON}; \text{ watchdog} \\ \text{enabled; } I_{\text{OUT}} < 100 \text{ mA} \end{array}$ | | 78 | 98 | | | $V_{(UVLO)}$ | Undervoltage lockout, falling | Ramp V <sub>IN</sub> down until output is turned off | | | 2.6 | V | | V <sub>(UVLO_HYS</sub> | UVLO hysteresis | | | 0.5 | | V | | ENABLE IN | IPUT, WATCHDOG TYPE SELECTION | N AND FSEL (EN, WTS, AND FSEL) | | | | | | $V_{IL}$ | Low-level input voltage | | | | 0.7 | V | | V <sub>IH</sub> | High-level input voltage | | 2 | | | V | | V <sub>hys</sub> | Hysteresis | | | 150 | | mV | | WATCHDO | G ENABLE (WD_EN PIN) | | | | | | | V <sub>IL</sub> | Low-level input threshold voltage for watchdog enable pin | Watchdog enabled | | | 0.7 | V | | V <sub>IH</sub> | High-level input threshold voltage for watchdog enable pin | Watchdog disabled | 2 | | | V | | $I_{WD\_EN}$ | Pulldown current for watchdog enable pin | V <sub>WD_EN</sub> = 5 V | | | 3 | μΑ | | REGULATE | ED OUTPUT (OUT) | | | | · | | | V <sub>OUT</sub> | Regulated output | $V_{IN}$ = 5.6 V to 40 V for fixed 5-V $V_{OUT}$ ; $V_{IN}$ = 4 V to 40 V for fixed 3.3-V $V_{OUT}$ ; $I_{OUT}$ = 0 to 500 mA | -2 | | 2 | % | | $\Delta V_{OUT(\Delta VIN}$ | Line regulation | V <sub>IN</sub> = 5.6 V to 40 V | | | 10 | mV | | $\Delta V_{OUT(\Delta IOU}$ | Load regulation | I <sub>OUT</sub> = 1 mA to 500 mA | | | 20 | mV | | V <sub>(dropout)</sub> | Dropout voltage (V <sub>IN</sub> – V <sub>OUT</sub> ) | I <sub>OUT</sub> = 500 mA <sup>(1)</sup> | | 350<br>170 | 600<br>260 | mV | | I <sub>OUT</sub> | Output current | V <sub>OUT</sub> in regulation | 0 | | 500 | mA | | I <sub>(LIM)</sub> | Output current limit | V <sub>OUT</sub> shorted to ground, V <sub>IN</sub> = 5.6 V to 40 V | 550 | 690 | 1000 | mA | | D0DC | D | $I_{OUT}$ = 100 mA; $C_{OUT}$ = 10 $\mu$ F; frequency (f) = 100 Hz | | 60 | | .15 | | PSRR | Power supply ripple rejection (2) | $I_{OUT}$ = 100 mA; $C_{OUT}$ = 10 $\mu$ F; frequency (f) = 100 kHz | | 40 | | dB | | POWER GO | OOD (PG, PGADJ) | - | | | ļ | | | V <sub>OL(PG)</sub> | PG output, low voltage | I <sub>OL</sub> = 5 mA, PG pulled low | | | 0.4 | V | <sup>(1)</sup> This test is done with V<sub>OUT</sub> in regulation, measuring the V<sub>IN</sub> – V<sub>OUT</sub> when V<sub>OUT</sub> drops by 100 mV from the rated output voltage at the specified load. Submit Documentation Feedback Copyright © 2015–2016, Texas Instruments Incorporated <sup>(2)</sup> Design Information – Not tested, determined by characterization. ## **Electrical Characteristics (continued)** PGADJ\_HYST) : 26mV typical $V_{IN} = 14$ V, $C_{OUT} ≥ 4.7$ μF, 1 mΩ < ESR < 20 Ω, $T_{J} = -40$ °C to 150°C unless otherwise noted | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------|------|-------|----------------------| | I <sub>lkg(PG)</sub> | PG pin leakage current | PG pulled to $V_{OUT}$ through a $10\text{-k}\Omega$ resistor | | | 1 | μΑ | | V <sub>(PG_TH)</sub><br>V(PG_TH) ri: | Default power-good threshold sing | V <sub>OUT</sub> powered above the internally set tolerance, PGADJ pin shorted to ground | 89.6 | 91.6 | 93.6 | % of V <sub>OL</sub> | | V <sub>(PG_HYST)</sub> | Power-good hysteresis | V <sub>OUT</sub> falling below the internally set tolerance hysteresis | | 2 | | % of V <sub>OU</sub> | | PGADJ | | | | | | | | V <sub>(PGADJ_TH</sub><br>DJ TH) rising | Switching voltage for the power-<br>good adjust pin | V <sub>OUT</sub> is falling | 1.067 | 1.1 | 1.133 | V | | | OOD DELAY | | | | | | | I <sub>(DLY_CHG)</sub> | DELAY capacitor charging current | | 3 | 5 | 10 | μA | | V <sub>(DLY_TH)</sub> | DELAY pin threshold to release PG high | Voltage at DELAY pin is ramped up | 0.95 | 1 | 1.05 | V | | I <sub>(DLY_DIS)</sub> | DELAY capacitor discharging current | V <sub>DELAY</sub> = 1 V | 0.5 | | | mA | | CURRENT | VOLTAGE REFERENCE (ROSC) | | | | | | | V <sub>ROSC</sub> | Voltage reference | | 0.95 | 1 | 1.05 | V | | WATCHDO | G (WD, WDO, WRS) | | | | | | | V <sub>IL</sub> | Low-level threshold voltage for the watchdog input and window-ratio select | For WD and WRS pins | | | 30 | % of V <sub>OL</sub> | | V <sub>IH</sub> | High-level threshold voltage for the watchdog input and window-ratio select | For WD and WRS pins | 70 | | | % of V <sub>OL</sub> | | V <sub>(HYST)</sub> | Hysteresis | | | 10 | | % of V <sub>OU</sub> | | I <sub>WD</sub> | Pulldown current for the WD pin | V <sub>WDO</sub> = 5 V | | 2 | 4 | μΑ | | $V_{OL}$ | Watchdog output pulled low | I <sub>WDO</sub> = 5 mA | | | 0.4 | V | | I <sub>lkg</sub> | WDO pin leakage current | WDO pin pulled to $V_{OUT}$ through 10- $k\Omega$ resistor | | | 1 | μΑ | | OPERATIN | G TEMPERATURE RANGE | | | | | | | TJ | Junction temperature | | -40 | | 150 | °C | | T <sub>(SD)</sub> | Junction shutdown temperature | | | 175 | | °C | | T <sub>(HYST)</sub> | Hysteresis of thermal shutdown | | | 25 | | °C | ## 6.6 Switching Characteristics $V_{\rm I}$ = 14 V, $C_{\rm O}$ ≥ 4.7 $\mu$ F, 1 m $\Omega$ < ESR < 20 $\Omega$ , $T_{\rm J}$ = -40°C to 150°C unless otherwise noted | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|---------------------------------------------------------------|-------------------------------------------------------------------|-----|-----|-----|------| | POWER-G | OOD DELAY (DELAY) | | | | | | | t <sub>(DEGLITCH)</sub> | Power-good deglitch time | | 100 | 180 | 250 | μs | | t <sub>(DLY_FIX)</sub> | Fixed power-good delay | No capacitor connect at DELAY pin | 100 | 248 | 550 | μs | | t <sub>(DLY)</sub> | Power-on-reset delay | Delay capacitor value:<br>C <sub>(DELAY)</sub> = 100 nF | | 20 | | ms | | WATCHDO | G (WD, WDO, WRS) | | | | | | | | Watchdon window duration | $R_{(ROSC)} = 20 \text{ k}\Omega \pm 1\%$ , FSEL = LOW | 9 | 10 | 11 | | | $t_{(WD)}$ | Watchdog window duration | $R_{(ROSC)} = 20 \text{ k}\Omega \pm 1\%$ , FSEL = HIGH | 45 | 50 | 55 | ms | | $t_{(WD\_TOL)}$ | Tolerance of watchdog window duration using external resistor | Excludes tolerance of $R_{(ROSC)}$ = 20 $k\Omega$ to 50 $k\Omega$ | -9% | | 9% | | | t <sub>p(WD)</sub> | Watchdog service-signal duration | | 100 | | | μs | ## **Switching Characteristics (continued)** $V_I$ = 14 V, $C_O$ ≥ 4.7 $\mu$ F, 1 m $\Omega$ < ESR < 20 $\Omega$ , $T_J$ = -40°C to 150°C unless otherwise noted | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------|-----|-----|-----|-----------------| | t <sub>(WD_HOLD)</sub> | Watchdog output resetting time (percentage of settled watchdog window duration) | | | 20 | | % of $t_{(WD)}$ | | | | $R_{(ROSC)} = 20 \text{ k}\Omega \pm 1\%$ , FSEL = LOW | 1.8 | 2 | 2.2 | | | t <sub>(WD_RESET)</sub> | Watchdog output resetting time | $R_{(ROSC)}$ = 20 k $\Omega$ ± 1%, FSEL = HIGH | 9 | 10 | 11 | ms | ## 6.7 Typical Characteristics $\rm V_{IN}$ = 14 V, $\rm V_{EN} \geq 2$ V, $\rm T_{J} = -40^{o}C$ to +150°C unless otherwise noted Product Folder Links: TPS7B6833-Q1 TPS7B6850-Q1 Submit Documentation Feedback ## **Typical Characteristics (continued)** $V_{IN} = 14 \text{ V}, V_{EN} \ge 2 \text{ V}, T_J = -40^{\circ}\text{C}$ to +150°C unless otherwise noted 300 250 Dropout Voltage (mV) 200 150 100 50 -40 -25 -10 5 20 35 50 65 80 95 110 125 Ambient Temperature (℃) $I_{OUT} = 200 \text{ mA}$ Figure 5. Dropout Voltage vs Output Current Figure 6. Dropout Voltage vs Ambient Temperature Figure 7. Output Voltage vs Ambient Temperature 900 800 (VE) 1900 600 -40 -25 -10 5 20 35 50 65 80 95 110 125 Ambient Temperature (°C) Figure 8. Output Voltage vs Input Voltage Figure 9. Output Current Limit ( $I_{LIM}$ ) vs Ambient Temperature Figure 10. Load Regulation $V_{IN} = 5.6 V$ # TEXAS INSTRUMENTS ## **Typical Characteristics (continued)** $V_{IN}$ = 14 V, $V_{EN} \ge 2$ V, $T_J = -40^{\circ}$ C to +150°C unless otherwise noted Figure 11. Line Regulation Figure 13. PSRR vs Frequency Figure 14. ESR Stability vs Output Capacitance Figure 15. Line Transient Figure 16. Line Transient Submit Documentation Feedback Copyright © 2015–2016, Texas Instruments Incorporated ## **Typical Characteristics (continued)** Figure 19. Load Transient Figure 20. Load Transient ## 7 Detailed Description #### 7.1 Overview The TPS7B68xx-Q1 device is a family of 500-mA, 40-V monolithic low-dropout linear voltage regulators with integrated watchdog and adjustable power-good threshold functionality. These voltage regulators consume only 19-µA quiescent current in light-load applications. Because of the adjustable power-good delay (also called power-on-reset delay) and the adjustable power-good threshold, these devices are well-suited as power supplies for microprocessors and microcontrollers in automotive applications. ### 7.2 Functional Block Diagram Copyright © 2016, Texas Instruments Incorporated #### 7.3 Feature Description ## 7.3.1 Device Enable (EN) The EN pin is a high-voltage-tolerant pin. High input activates the devices and turns the regulators ON. Connect this input pin to an external microcontroller or a digital control circuit to enable and disable the devices, or connect to the IN pin for self-bias applications. Submit Documentation Feedback Copyright © 2015–2016, Texas Instruments Incorporated **Feature Description (continued)** V(PG\_TH) rising ## 7.3.2 Adjustable Power-Good Threshold (PG, PGADJ) V(PG\_TH) rising - V(PG\_HYST) The PG pin is an open-drain output with an external pullup resistor to the regulated supply, and the PGADJ pin is a power-good threshold adjustment pin. Connecting the PGADJ pin to GND sets the power-good threshold value to the default, $V_{\text{(PG\_TH)}}$ . When $V_{\text{OUT}}$ exceeds the default power-good threshold, the PG output turns high after the power-good delay period has expired. When $V_{\text{OUT}}$ falls below $V_{\text{(PG\_TH)}} - V_{\text{(PG\_HYST)}}$ , the PG output turns low after a short deglitch time. The power-good threshold is also adjustable from 1.1 V to 5 V with external resistor divider between PGADJ and OUT. The threshold can be calculated using Equation 1: By setting the power-good threshold $V_{(PG\_ADJ)}$ , when $V_{OUT}$ exceeds this threshold, the PG output turns high after the power-good delay period has expired When $V_{OUT}$ falls below $V_{(PG\_ADJ)} = V_{(PG\_ADJ)}$ , the PG output turns low after a short deglitch time. Figure 21. Adjustable Power Good Threshold #### 7.3.3 Adjustable Power-Good Delay Timer (DELAY) The power-good delay period is a function of the value set by an external capacitor on the DELAY pin before turning the PG pin high. Connecting an external capacitor from this pin to GND sets the power-good delay period. The constant current charges an external capacitor until the voltage exceeds a threshold to trip an internal comparator, and Equation 2 determines the power-good delay period: $$t_{(DLY)} = \frac{C_{DELAY} \times 1 \, V}{5 \, \mu A}$$ where t<sub>(DLY)</sub> is the adjustable power-good delay period C<sub>DELAY</sub> is the value of the power-good delay capacitor (2) Figure 22. Power Up and Conditions for Activation of Power Good If the DELAY pin is open, the default delay time is $t_{(DLY\ FIX)}$ . #### 7.3.4 Undervoltage Shutdown These devices have an integrated undervoltage lockout (UVLO) circuit to shut down the output if the input voltage falls below an internal UVLO threshold, $V_{(UVLO)}$ . This ensures that the regulator does not latch into an unknown state during low input-voltage conditions. If the input voltage has a negative transient which drops below the UVLO threshold and recovers, the regulator shuts down and powers up with a normal power-up sequence once the input voltage is above the required levels. #### 7.3.5 Current Limit These devices feature current-limit protection to keep the device in a safe operating area when an overload or output short-to-ground condition occurs. This protects devices from excessive power dissipation. For example, during a short-circuit condition on the output, fault protection limits the current through the pass element to I<sub>(LIM)</sub> to protect the device from excessive power dissipation. #### 7.3.6 Thermal Shutdown These devices incorporate a thermal shutdown (TSD) circuit as a protection from overheating. For continuous normal operation, the junction temperature should not exceed the thermal shutdown trip point. The junction temperature exceeding the TSD trip point causes the output to turn off. When the junction temperature falls below the $T_{(SD)} - T_{(HYST)}$ , the output turns on again. ## 7.3.7 Integrated Watchdog These devices have an integrated watchdog with fault (WDO) output option. Both window watchdog and standard watchdog are available in one device. The watchdog operation, service fault conditions, and differences between window watchdog and standard watchdog are described as follows. Submit Documentation Feedback ## **Feature Description (continued)** #### 7.3.7.1 Window Watchdog (WTS, ROSC, FSEL and WRS) These devices work in the window watchdog mode when the watchdog type selection (WTS) pin is connected to a to low voltage level. The user can set the duration of the watchdog window by connecting an external resistor ( $R_{ROSC}$ ) to ground at the ROSC pin and setting the voltage level at the FSEL pin. The current through the $R_{ROSC}$ resistor sets the clock frequency of the internal oscillator. The user can adjust the duration of the watchdog window (the watchdog timer period) by changing the resistor value. A high voltage level at the FSEL pin sets the watchdog window duration to 5 times as long as that of a low voltage level with same external component configuration. The duration of the watchdog window and the duration of the fault output are multiples of the internal oscillator frequency, as shown by the following equations: | FSEL low | $t_{(WD)} = R_{ROSC} \times 0.5 \times 10^{-6}$ | (3) | |-------------------------|----------------------------------------------------------|-----| | FSEL high | $t_{(WD)} = R_{ROSC} \times 2.5 \times 10^{-6}$ | (4) | | Watchdog initialization | $t_{(WD\_INI)} = 8 \times t_{(WD)}$ | (5) | | Open and closed windows | $t_{(WD)} = t_{(OW)} + t_{(CW)}$ | (6) | | WRS low | $t_{(OW)} = t_{(CW)} = 50\% \times t_{(WD)}$ | (7) | | WRS high | $t_{(OW)} = 8 \times t_{(CW)} = (8 / 9) \times t_{(WD)}$ | (8) | | | | | #### where: - t<sub>(WD)</sub> is the duration of the watchdog window - R<sub>ROSC</sub> is the resistor connected at the ROSC pin - t<sub>(WD INI)</sub> is the duration of the watchdog initialization - t<sub>(OW)</sub> is the duration of the open watchdog window - t<sub>(CW)</sub> is the duration of the closed watchdog window For all the foregoing items, the unit of resistance is $\Omega$ and the unit of time is s. Table 1 illustrates several periods of watchdog window with typical conditions. Table 1. Several Typical Periods of Watchdog Window | | | <b>7</b> 1 | <u> </u> | | |------|--------------------------|--------------------------|------------------------|------------------------------| | FSEL | R <sub>(ROSC)</sub> (kΩ) | I <sub>(ROSC)</sub> (μA) | t <sub>(WD)</sub> (ms) | WATCHDOG PERIOD<br>TOLERANCE | | | 200 | 5 | 500 | 15% | | | 100 | 10 | 250 | 10% | | LUAR | 50 | 20 | 125 | | | High | 40 | 25 | 100 | 00/ | | | 25 | 40 | 62.5 | 9% | | | 20 | 50 | 50 | | | | 100 | 10 | 50 | 10% | | | 50 | 20 | 25 | | | Low | 40 | 25 | 20 | 00/ | | | 25 | 40 | 12.5 | 9% | | | 20 | 50 | 10 | | As shown in Figure 23, each watchdog window consists of an open window and a closed window. While the window ratio selection (WRS) pin is low, each open window $(t_{(OW)})$ and closed window $(t_{(CW)})$ having a width approximately 50% of the watchdog window $(t_{(WD)})$ . While the WRS pin is high, the ratio between open window and closed window is about 8:1. However, there is an exception to this; the first open window after watchdog initialization $(t_{(WD_-|N)})$ is eight times the duration of the watchdog window. The watchdog must receive the service signal (by software, external microcontroller, and so forth) during this initialization open window. Product Folder Links: TPS7B6833-Q1 TPS7B6850-Q1 Copyright © 2015-2016, Texas Instruments Incorporated A watchdog fault occurs when servicing the watchdog during a closed window, or not servicing during an open window. Figure 23. Watchdog Initialization, Open Window and Closed Window #### 7.3.7.2 Standard Watchdog (WTS, ROSC and FSEL) These devices working in the standard watchdog mode when the watchdog type selection (WTS) pin is connected to a high voltage level. The same as in window watchdog mode, the user can set the duration of the watchdog window by adjusting the external resistor (R<sub>ROSC</sub>) value at the ROSC pin and setting the voltage level at the FSEL pin. The current through the R<sub>ROSC</sub> resistor sets the clock frequency of the internal oscillator. The user can adjust the duration of the watchdog window (the watchdog timer period) by changing the resistor value. A high voltage level at the FSEL pin sets the watchdog window duration to 5 times as long as that of a low voltage level with same external component configuration. The duration of the watchdog window and the duration of the fault output are multiples of the internal oscillator frequency as shown by the following equations: FSEL low $$t_{(WD)} = R_{ROSC} \times 0.5 \times 10^{-6}$$ (9) FSEL high $$t_{(WD)} = R_{ROSC} \times 2.5 \times 10^{-6}$$ (10) Watchdog initialization $$t_{(WD, |N|)} = 8 \times t_{(WD)}$$ (11) where: - t<sub>(WD)</sub> is the duration of the watchdog window - R<sub>ROSC</sub> is the resistor connected at the ROSC pin - t<sub>(WD INI)</sub> is the duration of the watchdog initialization For all the foregoing items, the unit of resistance is $\Omega$ and the unit of time is s Compared with window watchdog, there is no closed window in standard watchdog mode. The standard watchdog receives a service signal at any time within the watchdog window. The watchdog fault occurs when not servicing watchdog during the watchdog window. ## 7.3.7.3 Watchdog Service Signal and Watchdog Fault Outputs (WD and WDO) The correct watchdog service signal (WD) must stay high for at least 100 $\mu$ s. The WDO pin is the fault output terminal and is tied high through a pullup resistor to a regulated output supply. When a watchdog fault occurs, the devices momentarily pull WDO low for a duration of $t_{\text{(WD, HOLD)}}$ . $$t_{(WD\_HOLD)} = 20\% \times t_{(WD)}$$ (12) #### 7.3.7.4 ROSC Status Detection (ROSC) When a watchdog function is enabled, if the ROSC pin is shorted to GND or open, the watchdog output (WDO) pin remains low, indicating a fault status. If watchdog function is disabled, ROSC pin status detection does not work. ## 7.3.7.5 Watchdog Enable (PG and WD\_EN) When <u>PG</u> (power good) is high, an external microcontroller or a digital circuit can apply a high or low logic signal to the WD\_EN pin to disable or enable the watchdog. A low input to this pin turns the watchdog on, and a high input turns the watchdog off. If PG is low, the watchdog is disabled and the watchdog-fault output (WDO) pin stays in the high-impedance state. #### 7.3.7.6 Watchdog Initialization On power up and during normal operation, the watchdog initializes under the conditions shown in Table 2. EDGE WHAT CAUSES THE WATCHDOG TO INITIALIZE Rising edge of PG (power good) while the watchdog is in the enabled state, for example, during soft power up Falling edge of WD\_EN while PG is already high, for example, when the microprocessor enables the watchdog after the device is powered up Rising edge of WDO while PG is already high and the watchdog is in the enabled state, for example, right after a closed window is serviced Table 2. Conditions for Watchdog Initialization ## 7.3.7.7 Window Watchdog Operation (WTS = Low) The window watchdog is able to monitor whether the frequency of the watchdog service signal (WD) is within certain ranges. A watchdog low-voltage fault is reported when the frequency of the watchdog service signal is out of the setting range. Figure 24 shows the window watchdog initialization and operation for the TPS7B68xx-Q1 (WRS is low). After the output voltage is in regulation and PG is high, the window watchdog becomes enabled when an external signal pulls $\overline{WD}_{-}EN$ (the watchdog enable pin) low. This causes the watchdog to initialize and wait for a service signal during the first initialization window for 8 times the duration of $t_{(WD)}$ . A service signal applied to the WD pin during the initialization open window resets the watchdog counter and a closed window starts. To prevent a fault condition from occurring, watchdog service must not occur during the closed window. Watchdog service must occur during the following open window to prevent a fault condition from occurring. The fault output (WDO), externally pulled up to $V_{OUT}$ (typical), stays high as long as the watchdog receives a proper service signal and there is no other fault condition. Figure 24. Window Watchdog Operation Three different fault conditions occur in Figure 24: - Fault 1: The watchdog service signal is received during the closed window. The WDO is triggered once, receiving a WD rising edge during the closed window. - Fault 2: The watchdog service signal is not received during the open window. WDO is triggered after the maximum open-window duration t<sub>(WD)</sub> / 2. - Fault 3: The watchdog service signal is not received during the WD initialization. WDO is triggered after the maximum initialization window duration 8 x t<sub>(WD)</sub>. ## 7.3.7.8 Standard Watchdog Operation (WTS = High) The standard watchdog is able to monitor whether the frequency of the watchdog service signal (WD) is lower than a certain value. A watchdog low-voltage fault is reported when the frequency of the watchdog service signal is lower than the set value. Figure 25 shows the standard watchdog initialization and operation for the TPS7B68xx-Q1. Similar to the window watchdog, after output the voltage is in regulation and PG asserts high, the standard watchdog becomes enabled when an external signal pulls WD\_EN low. This causes the standard watchdog to initialize and wait for a service signal during the first initialization window for 8 times the duration of t<sub>(WD)</sub>. A service signal applied to the WD pin during the first open window resets the watchdog counter and another open window starts. To prevent a fault condition from occurring, watchdog service must occur during the every open window to prevent a fault condition from occurring. The fault output (WDO), externally pulled up to V<sub>OUT</sub> (typical), stays high as long as the watchdog receives proper service and there is not fault condition. Submit Documentation Feedback Copyright © 2015–2016, Texas Instruments Incorporated Figure 25. Standard Watchdog Operation Two different fault conditions occur in Figure 25: - Fault 1: The watchdog service signal is not received during the open window. WDO is triggered after the maximum open-window duration t<sub>(WD)</sub> / 2. - Fault 2: The watchdog service signal is not received during the WD initialization. WDO is triggered after the maximum initialization window duration 8 x t<sub>(WD)</sub>. ## 7.4 Device Functional Modes #### 7.4.1 Operation With Input Voltage Lower Than 4 V The devices normally operate with input voltages above 4 V. The devices can also operate at lower input voltages; the maximum UVLO voltage is 2.6 V. At input voltages below the actual UVLO voltage, the devices do not operate. ## 7.4.2 Operation With Input Voltage Higher Than 4 V When the input voltage is greater than 4 V, if the input voltage is higher than the output set value plus the device dropout voltage, then the output voltage is equal to the set value. Otherwise, the output voltage is equal to the input voltage minus the dropout voltage. ## 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information The TPS7B68xx-Q1 device is a 500-mA low-dropout watchdog linear regulator with ultralow quiescent current. The PSpice transient model is available for download on the product folder and can be used to evaluate the basic function of the device. ## 8.2 Typical Application Figure 26 shows a typical application circuit for the TPS7B68xx-Q1 device. Different values of external components can be used, depending on the end application. An application may require a larger output capacitor during fast load steps to prevent a large drop on the output voltage. TI recommends using a low-ESR ceramic capacitor with a dielectric of type X7R. Figure 26. TPS7B68xx-Q1 Typical Application Schematic ## **Typical Application (continued)** #### 8.2.1 Design Requirements For this design example, use the parameters listed in Table 3. **Table 3. Design Parameters** | DESIGN PARAMETER | EXAMPLE VALUES | |----------------------------|----------------------------------------------------------------| | Input voltage range | 4 V to 40 V for TPS7B6833-Q1<br>5.6 V to 40 V for TPS7B6850-Q1 | | Input capacitor range | 10 μF to 22 μF | | Output voltage | 3.3 V, 5 V | | Output current rating | 500 mA maximum | | Output capacitor range | 4.7 μF to 500 μF | | Power-good threshold | Adjustable or fixed | | Power-good delay capacitor | 100 pF to 100 nF | | Watchdog type | Standard watchdog or window watchdog | | Watchdog window periods | 10 ms to 500 ms | #### 8.2.2 Detailed Design Procedure To begin the design process, determine the following: - Input voltage range - Output voltage - Output current - · Power-good threshold - Power-good delay capacitor - · Watchdog type - Watchdog window period #### 8.2.2.1 Input Capacitor When using a TPS7B68xx-Q1 device, TI recommends adding a 10- $\mu$ F to 22- $\mu$ F capacitor with a 0.1 $\mu$ F ceramic bypass capacitor in parallel at the input to keep the input voltage stable. The voltage rating must be greater than the maximum input voltage. #### 8.2.2.2 Output Capacitor Ensuring the stability of the TPS7B68xx-Q1 device requires an output capacitor with a value in the range from 4.7 $\mu$ F to 500 $\mu$ F and with an ESR range from 0.001 $\Omega$ to 20 $\Omega$ . TI recommends selecting a ceramic capacitor with low ESR to improve the load transient response. #### 8.2.2.3 Power-Good Threshold The power-good threshold is set by connecting PGADJ to GND or to a resistor divider from OUT to GND. Adjustable Power-Good Threshold (PG, PGADJ) provides the method for setup the power good threshold. ## 8.2.2.4 Power-Good Delay Period The power-good delay period is set by an external capacitor ( $C_{DELAY}$ ) to ground, with a typical capacitor value from 100 pF to 100 nF. Calculate the correct capacitance for the application using Equation 2. ## 8.2.2.5 Watchdog Setup The Integrated Watchdog section discusses the watchdog type selection and watchdog window-period setup method. #### 8.2.3 Application Curves igure 28. TPS7B6850-Q1 Watchdog Fault (High Frequency Watchdog Service Signal) Submit Documentation Feedback Copyright © 2015–2016, Texas Instruments Incorporated ## 9 Power Supply Recommendations The device is designed to operate from an input-voltage supply range from 4 V to 40 V. This input supply must be well regulated. If the input supply is located more than a few inches from the TPS7B68xx-Q1 device, TI recommends adding a capacitor with a value of $\geq$ 10 $\mu$ F with a 0.1 $\mu$ F ceramic bypass capacitor in parallel at the input. ## 10 Layout ## 10.1 Layout Guidelines For LDO power supplies, especially high-voltage and high-current ones, layout is an important step. If layout is not carefully designed, the regulator could not deliver enough output current because of thermal limitation. To improve the thermal performance of the device and maximize the current output at high ambient temperature, TI recommends spreading the thermal pad as much as possible and put enough thermal vias on the thermal pad. Figure 29 shows an example layout. ## 10.2 Layout Example Figure 29. Layout Recommendation Copyright © 2015–2016, Texas Instruments Incorporated Product Folder Links: TPS7B6833-Q1 TPS7B6850-Q1 ## 11 Device and Documentation Support ## 11.1 Documentation Support #### 11.1.1 Related Documentation For related documentation see the following: TPS7B68xx-Q1 Evaluation Module (SLVUAV0) #### 11.2 Related Links The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. Table 4. Related Links | PARTS | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY | |--------------|----------------|--------------|---------------------|---------------------|---------------------| | TPS7B6833-Q1 | Click here | Click here | Click here | Click here | Click here | | TPS7B6850-Q1 | Click here | Click here | Click here | Click here | Click here | ## 11.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 11.4 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.5 Trademarks PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners. ## 11.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 11.7 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most-current data available for the designated devices. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, see the left-hand navigation pane. ## PACKAGE OPTION ADDENDUM 28-Apr-2017 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------|---------| | TPS7B6833QPWPRQ1 | ACTIVE | HTSSOP | PWP | 28 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 125 | 7B6833Q | Samples | | TPS7B6850QPWPRQ1 | ACTIVE | HTSSOP | PWP | 28 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 125 | 7B6850Q | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 28-Apr-2017 PACKAGE MATERIALS INFORMATION www.ti.com 28-Apr-2017 ## TAPE AND REEL INFORMATION | | | Dimension designed to accommodate the component width | |---|----|-----------------------------------------------------------| | E | 30 | Dimension designed to accommodate the component length | | K | (0 | Dimension designed to accommodate the component thickness | | | N | Overall width of the carrier tape | | F | 21 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS7B6833QPWPRQ1 | HTSSOP | PWP | 28 | 2000 | 330.0 | 16.4 | 6.9 | 10.2 | 1.8 | 12.0 | 16.0 | Q1 | | TPS7B6850QPWPRQ1 | HTSSOP | PWP | 28 | 2000 | 330.0 | 16.4 | 6.9 | 10.2 | 1.8 | 12.0 | 16.0 | Q1 | www.ti.com 28-Apr-2017 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS7B6833QPWPRQ1 | HTSSOP | PWP | 28 | 2000 | 367.0 | 367.0 | 38.0 | | TPS7B6850QPWPRQ1 | HTSSOP | PWP | 28 | 2000 | 367.0 | 367.0 | 38.0 | PWP (R-PDSO-G28) # PowerPAD™ PLASTIC SMALL OUTLINE NOTES: - All linear dimensions are in millimeters. - This drawing is subject to change without notice. - Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side. - This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>. E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - E. Falls within JEDEC MO-153 PowerPAD is a trademark of Texas Instruments. # PWP (R-PDSO-G28) PowerPAD™ SMALL PLASTIC OUTLINE #### THERMAL INFORMATION This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Top View Exposed Thermal Pad Dimensions 4206332-38/AO 01/16 NOTE: A. All linear dimensions are in millimeters Exposed tie strap features may not be present. PowerPAD is a trademark of Texas Instruments # PWP (R-PDSO-G28) # PowerPAD™ PLASTIC SMALL OUTLINE #### NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets. - E. For specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil - F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### IMPORTANT NOTICE Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.