**TPS82084** SLVSD11A -JUNE 2015-REVISED SEPTEMBER 2015 # TPS82084 2-A High Efficiency Step-Down Converter MicroSiP™ with Integrated Inductor #### **Features** - 2-A, Low Profile MicroSiP™ Power Module - DCS-Control™ Topology - Up to 95% Efficiency - 17-µA Operating Quiescent Current - -40°C to 125°C Operating Temperature Range - **Hiccup Short Circuit Protection** - 2.5-V to 6-V Input Voltage Range - 0.8-V to V<sub>IN</sub> Adjustable Output Voltage - Power Save Mode for Light Load Efficiency - 100% Duty Cycle for Lowest Dropout - **Output Discharge Function** - **Power Good Output** - Integrated Soft Startup - Over Temperature Protection - 3.0-mm x 2.8-mm x 1.3-mm 8-Pin µSiL Package # **Applications** - **Battery Powered Applications** - Solid State Drives - **Processor Supply** - Mobile Phones # 3 Description The TPS82084 device is a 2-A step-down converter MicroSiP™ module optimized for small solution size and high efficiency. The power module integrates a synchronous step-down converter and an inductor to simplify design, reduce external components and save PCB area. The low profile and compact solution is suitable for automated assembly by standard surface mount equipment. To maximize efficiency, the converter operates in PWM mode with a nominal switching frequency of 2.4MHz and automatically enters Power Save Mode operation at light load currents. In Power Save Mode, the device operates with typically 17-µA quiescent current. Using the DCS-Control™ topology, the device achieves excellent load transient performance and accurate output voltage regulation. The EN and PG pins, which support sequencing configurations, bring a flexible system design. An integrated soft startup reduces the inrush current required from the input supply. Over temperature protection and Hiccup short circuit protection deliver a robust and reliable solution. #### Device Information(1) | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|----------|-------------------| | TPS82084 | μSiL (8) | 3.00 mm x 2.80 mm | (1) For all available packages, see the orderable addendum at the end of the datasheet. # **Simplified Schematic** #### 1.8 V Output Application #### 1.8 V Output Efficiency # **Table of Contents** | 1 | Features 1 | | 8.3 Feature Description | 7 | |---|------------------------------------|----|--------------------------------------------------|----| | 2 | Applications 1 | | 8.4 Device Functional Modes | 9 | | 3 | Description 1 | 9 | Application and Implementation | 10 | | 4 | Simplified Schematic 1 | | 9.1 Application Information | 10 | | 5 | Revision History | | 9.2 Typical Applications | 10 | | 6 | Pin Configuration and Functions | 10 | Power Supply Recommendations | 15 | | 7 | Specifications | 11 | Layout | 15 | | ′ | | | 11.1 Layout Guidelines | | | | 7.1 Absolute Maximum Ratings | | 11.2 Layout Example | | | | 7.3 Recommend Operating Conditions | | 11.3 Thermal Consideration | | | | 7.4 Thermal Information | 12 | Device and Documentation Support | 17 | | | 7.5 Electrical Characteristics 5 | | 12.1 Device Support | | | | 7.6 Timing Requirements | | 12.2 Community Resources | 17 | | | 7.7 Typical Characteristics 6 | | 12.3 Trademarks | 17 | | 8 | Detailed Description | | 12.4 Electrostatic Discharge Caution | 17 | | O | 8.1 Overview | | 12.5 Glossary | 17 | | | 8.2 Functional Block Diagram | 13 | Mechanical, Packaging, and Orderable Information | 17 | # 5 Revision History | CI | hanges from Original (June 2015) to Revision A | Page | |----|------------------------------------------------------------|------| | • | Changed Product Status to Production Data | 1 | | • | Changed ESD rating for CDM spec from "±500 V" to "±1000 V" | 4 | | • | Added Community Resources section | 17 | # 6 Pin Configuration and Functions # **Pin Functions** | PIN NAME NO. | | 1/0 | DESCRIPTION | | | |--------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | | 1/0 | | | | | EN | 1 | 1 | Enable pin. Pull High to enable the device. Pull Low to disable the device. This pin has an internal pull-down resistor of typically 400 k $\Omega$ when the device is disabled. | | | | PG | Power good open drain output pin. A pull-up resistor can be connected to any voltage than 6V. Leave it open if it is not used. | | Power good open drain output pin. A pull-up resistor can be connected to any voltage less than 6V. Leave it open if it is not used. | | | | VIN | 3,4 | PWR | Input voltage pin. | | | | GND | 5,6 | | Ground pin. | | | | FB | 7 | 1 | Feedback reference pin. An external resistor divider connected to this pin programs the output voltage. | | | | VOUT 8 PWR Output voltage pin. | | PWR | Output voltage pin. | | | | | | The exposed thermal pad must be connected to the GND pin. Must be soldered to achieve appropriate power dissipation and mechanical reliability. | | | | # 7 Specifications # 7.1 Absolute Maximum Ratings See Note (1) | | | MIN | MAX | UNIT | |----------------------|-----------------------|------|-----|------| | Voltage at pins (2) | EN, PG, VIN, FB, VOUT | -0.3 | 7 | V | | Sink current | PG | | 1.0 | mA | | Module operating tem | perature | -40 | 125 | °C | | T <sub>stg</sub> | Storage temperature | -40 | 125 | °C | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) All voltage values are with respect to network ground pin. # 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### 7.3 Recommend Operating Conditions Over operating free-air temperature range, unless otherwise noted. | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------|-----|----------|------| | V <sub>IN</sub> | Input voltage range | 2.5 | 6 | V | | $V_{PG}$ | Power good pull-up resistor voltage | | 6 | V | | V <sub>OUT</sub> | Output voltage range | 0.8 | $V_{IN}$ | V | | I <sub>OUT</sub> | Output current range <sup>(1)</sup> | 0 | 2 | Α | | T <sub>J</sub> | Module operating temperature range <sup>(1)</sup> | -40 | 125 | °C | <sup>(1)</sup> The module operating temperature range includes module self temperature rise and IC junction temperature rise. In applications where high power dissipation is present, the maximum operating temperature or maximum output current must be derated. #### 7.4 Thermal Information | | | TPS82084 | | |------------------------|----------------------------------------------|----------|------| | | THERMAL METRIC <sup>(1)</sup> | μSiL | UNIT | | | | 8-Pin | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 68.7 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | n/a | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | n/a | °C/W | | Ψιτ | Junction-to-top characterization parameter | 0.4 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 30.0 | °C/W | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | n/a | °C/W | (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953 <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 7.5 Electrical Characteristics $T_J$ = -40°C to 125°C and $V_{IN}$ = 2.5V to 6V. Typical values are at $T_J$ = 25°C and $V_{IN}$ = 3.6V, unless otherwise noted. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|------------------------------------|------------------------------------------------------------------------------------------------------|-----|------|----------|------| | SUPPL | Y | | | | | | | V <sub>IN</sub> | Input voltage range | | 2.5 | | 6 | V | | IQ | Quiescent current into VIN | No load, device not switching $T_J = -40^{\circ}\text{C}$ to 85°C, $V_{IN} = 2.5 \text{ V}$ to 5.5 V | | 17 | 25 | μΑ | | I <sub>SD</sub> | Shutdown current into VIN | EN = Low,<br>$T_J = -40^{\circ}\text{C}$ to 85°C, $V_{IN} = 2.5 \text{ V}$ to 5.5 V | | 0.7 | 5 | μΑ | | $V_{UVLO}$ | Under voltage lock out threshold | V <sub>IN</sub> falling | 2.1 | 2.2 | 2.3 | V | | VUVLO | Onder voltage lock out till eshold | V <sub>IN</sub> rising | 2.3 | 2.4 | 2.5 | V | | т | Thermal shutdown threshold | T <sub>J</sub> rising | | 150 | | °C | | $T_{JSD}$ | Thermal shutdown hysteresis | $T_J$ falling | | 20 | | °C | | LOGIC | INTERFACE EN | | | | | | | V <sub>IH</sub> | High-level input voltage | | 1.0 | 0.8 | | V | | V <sub>IL</sub> | Low-level input voltage | | | 0.7 | 0.4 | V | | I <sub>lkg(EN)</sub> | Input leakage current into EN pin | EN = High | | 0.01 | 0.16 | μA | | R <sub>PD</sub> | Pull-down resistance at EN pin | EN = Low | | 400 | | kΩ | | SOFT S | START, POWER GOOD | | | | | | | ., | | V <sub>OUT</sub> rising, referenced to V <sub>OUT</sub> nominal | 93% | 95% | 98% | | | $V_{PG}$ | Power good threshold | V <sub>OUT</sub> falling, referenced to V <sub>OUT</sub> nominal | 88% | 90% | 93% | | | $V_{PG,OL}$ | Low-level output voltage | I <sub>sink</sub> = 1mA | | | 0.4 | V | | I <sub>lkg(PG)</sub> | Input leakage current into PG pin | V <sub>PG</sub> = 5V | | 0.01 | 0.16 | μA | | OUTPU | ΙΤ | | | | | | | V <sub>OUT</sub> | Output voltage range | | 0.8 | | $V_{IN}$ | V | | | _ ,, , , , , | PWM mode | 792 | 800 | 808 | | | $V_{FB}$ | Feedback regulation voltage | PSM mode, C <sub>OUT</sub> = 22 μF | 792 | 800 | 817 | mV | | I <sub>lkg(FB)</sub> | Feedback input leakage current | V <sub>FB</sub> = 0.8 V | | 0.01 | 0.1 | μA | | R <sub>DIS</sub> | Output discharge resistor | EN = Low, V <sub>OUT</sub> = 1.8 V | | 260 | | Ω | | | Line regulation | I <sub>OUT</sub> = 1 A, V <sub>IN</sub> = 2.5 V to 6 V | | 0.02 | | %/V | | | Load regulation | I <sub>OUT</sub> = 0.5 A to 2 A | | 0.16 | | %/A | | POWER | R SWITCH | | | | | | | _ | High-side FET on-resistance | I <sub>SW</sub> = 500 mA | | 31 | 56 | mΩ | | R <sub>DS(on)</sub> | Low-side FET on-resistance | I <sub>SW</sub> = 500 mA | | 23 | 45 | mΩ | | R <sub>DP</sub> | Dropout resistance | 100% mode | | 69 | | mΩ | | I <sub>LIMF</sub> | High-side FET switch current limit | | | 3.6 | | Α | | f <sub>SW</sub> | PWM switching frequency | I <sub>OUT</sub> = 1 A | | 2.4 | | MHz | # 7.6 Timing Requirements $T_J$ = -40°C to 125°C and $V_{IN}$ = 2.5V to 6V. Typical values are at $T_J$ = 25°C and $V_{IN}$ = 3.6V, unless otherwise noted. | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|-----------------|------------------------------------------------------|-----|-----|-----|------| | SOFT S | SOFT START | | | | | | | t <sub>SS</sub> | Soft start time | Time from EN high to 95% of V <sub>OUT</sub> nominal | | 0.8 | | ms | # 7.7 Typical Characteristics # 8 Detailed Description #### 8.1 Overview The TPS82084 synchronous step-down converter power module is based on DCS-Control™ (Direct Control with Seamless transition into Power Save Mode). This is an advanced regulation topology that combines the advantages of hysteretic, voltage and current mode control. The DCS-Control™ topology operates in PWM (Pulse Width Modulation) mode for medium to heavy load conditions and in PSM (Power Save Mode) at light load currents. In PWM, the converter operates with its nominal switching frequency of 2.4 MHz having a controlled frequency variation over the input voltage range. As the load current decreases, the converter enters Power Save Mode, reducing the switching frequency and minimizing the IC's quiescent current to achieve high efficiency over the entire load current range. DCS-Control™ supports both operation modes using a single building block and therefore has a seamless transition from PWM to PSM without effects on the output voltage. The TPS82084 offers excellent DC voltage regulation and load transient regulation, combined with low output voltage ripple, minimizing interference with RF circuits. #### 8.2 Functional Block Diagram ### 8.3 Feature Description ### 8.3.1 PWM and PSM Operation The TPS82084 includes a fixed on-time ( $t_{ON}$ ) circuitry. This $t_{ON}$ , in steady-state operation in PWM and PSM modes, is estimated as: $$t_{ON} = 420 \text{ns} \times \frac{V_{OUT}}{V_{IN}} \tag{1}$$ In PWM mode, the TPS82084 operates with pulse width modulation in continuous conduction mode (CCM) with a $t_{ON}$ shown in Equation 1 at medium and heavy load currents. A PWM switching frequency of typically 2.4 MHz is achieved by this $t_{ON}$ circuitry. The device operates in PWM mode as long as the output current is higher than half the inductor's ripple current estimated by Equation 2. $$\Delta I_{L} = t_{ON} \times \frac{V_{IN} - V_{OUT}}{L} \tag{2}$$ To maintain high efficiency at light loads, the device enters Power Save Mode seamlessly when the load current decreases. This happens when the load current becomes smaller than half the inductor's ripple current. In PSM, the converter operates with a reduced switching frequency and with a minimum quiescent current to maintain high efficiency. The on time in PSM is also based on the same $t_{ON}$ circuitry. The switching frequency in PSM is estimated as: #### **Feature Description (continued)** $$f_{PFM} = \frac{2 \times I_{OUT}}{t_{ON}^2 \times \frac{V_{IN}}{V_{OUT}} \times \frac{V_{IN} - V_{OUT}}{L}}$$ (3) In PSM, the output voltage rises slightly above the nominal output voltage in PWM mode. This effect is reduced by increasing the output capacitance. The output voltage accuracy in PSM operation is reflected in the electrical specification table and given for a 22-uF output capacitor. # 8.3.2 Low Dropout Operation (100% Duty Cycle) The device offers a low input to output voltage differential by entering 100% duty cycle mode. In this mode, the high-side MOSFET switch is constantly turned on. This is particularly useful in battery powered applications to achieve longest operation time by taking full advantage of the whole battery voltage range. The minimum input voltage to maintain a minimum output voltage is given by: $$V_{IN(min)} = V_{OUT(min)} + I_{OUT} \times R_{DP}$$ where - $R_{DP}$ = Resistance from $V_{IN}$ to $V_{OUT}$ , including high-side FET on-resistance and DC resistance of the inductor. - V<sub>OUT(min)</sub> = Minimum output voltage the load can accept. (4) #### 8.3.3 Soft Startup The TPS82084 has an internal soft start circuit which ramps up the output voltage to the nominal voltage during a soft start time of typically 0.8ms. This avoids excessive inrush current and creates a smooth output voltage slope. It also prevents excessive voltage drops of primary cells and rechargeable batteries with high internal impedance. The device is able to monotonically start into a pre-biased output capacitor. The device starts with the applied bias voltage and ramps the output voltage to its nominal value. #### 8.3.4 Switch Current Limit and Short Circuit Protection (Hiccup-Mode) The switch current limit prevents the device from high inductor current and from drawing excessive current from the battery or input voltage rail. Excessive current might occur with a heavy load/shorted output circuit condition. If the inductor peak current reaches the switch current limit, the high-side FET is turned off and the low-side FET is turned on to ramp down the inductor current. Once this switch current limits is triggered 32 times, the devices stop switching and enables the output discharge. The devices then automatically start a new startup after a typical delay time of 66µs has passed. This is named HICCUP short circuit protection. The devices repeat this mode until the high load condition disappears. #### 8.3.5 Undervoltage Lockout To avoid mis-operation of the device at low input voltages, an under voltage lockout is implemented, which shuts down the devices at voltages lower than $V_{UVLO}$ with a hysteresis of 200 mV. #### 8.3.6 Thermal Shutdown The device goes into thermal shutdown and stops switching once the junction temperature exceeds T<sub>JSD</sub>. Once the device temperature falls below the threshold by 20°C, the device returns to normal operation automatically. #### 8.4 Device Functional Modes #### 8.4.1 Enable and Disable The device is enabled by setting the EN pin to a logic High. Accordingly, shutdown mode is forced if the EN pin is pulled Low with a shutdown current of typically 0.7 $\mu$ A. An internal resistor of 260 $\Omega$ discharges the output via the VOUT pin smoothly when the device is disabled. The output discharge function also works when thermal shutdown, undervoltage lockout or short circuit protection are triggered. An internal pull-down resistor of 400 k $\Omega$ is connected to the EN pin when the EN pin is Low. The pull-down resistor is disconnected when the EN pin is High. #### 8.4.2 Power Good Output The device has a power good (PG) output. The PG pin goes high impedance once the output is above 95% of the nominal voltage, and is driven low once the output voltage falls below typically 90% of the nominal voltage. The PG pin is an open drain output and is specified to sink up to 1 mA. The power good output requires a pull-up resistor connecting to any voltage rail less than 6 V. The PG pin goes low when the device is disabled or in thermal shutdown. When the device is in UVLO, the PG pin is high impedance. The PG signal can be used for sequencing of multiple rails by connecting it to the EN pin of other converters. Leave the PG pin floating when it is not used. # 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 9.1 Application Information The TPS82084 is a synchronous step-down converter power module whose output voltage is adjusted by component selection. The following section discusses the design of the external components to complete the power supply design for several input and output voltage options by using typical applications as a reference. # 9.2 Typical Applications Figure 4. 1.2-V Output Application ### 9.2.1 Design Requirements For this design example, use the input parameters shown in Table 1. **Table 1. Design Parameters** | DESIGN PARAMETER | EXAMPLE VALUE | |-----------------------|---------------| | Input voltage range | 2.5 V to 6 V | | Output voltage | 1.2 V | | Output ripple voltage | < 20 mV | | Output current rating | 2 A | Table 2 lists the components used for the example. Table 2. List of Components(1) | REFERENCE | DESCRIPTION | MANUFACTURER | |-----------|------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | C1 | 1 0μF, Ceramic Capacitor, 10 V, X7R, size 0805, GRM21BR71A106KE51 | Murata | | C2 | 22 μF, Ceramic Capacitor, 6.3 V, X7R, size 0805, CL21B226MQQNNNE or 22 μF, Ceramic Capacitor, 6.3 V, X7S, size 0805, C2012X7S1A226M125AC | Samsung<br>or<br>TDK | | R1 | Depending on the output voltage, 1% accuracy | Std | | R2 | 16 kΩ, 1% accuracy | Std | | R3 | 499 kΩ, 1% accuracy | Std | (1) See Third-Party Products disclaimer #### 9.2.2 Detailed Design Procedure #### 9.2.2.1 Setting the Output Voltage The output voltage is set by an external resistor divider according to the following equations: $$V_{OUT} = V_{FB} \times \left(1 + \frac{R1}{R2}\right) = 0.8 \text{ V} \times \left(1 + \frac{R1}{R2}\right)$$ (5) R2 should not be higher than 180 k $\Omega$ to achieve high efficiency at light load while providing acceptable noise sensitivity. Larger currents through R2 improve noise sensitivity and output voltage accuracy. Figure 4 shows a recommended external resistor divider value for a 1.2-V output. Choose appropriate resistor values for other output voltages. #### 9.2.2.2 Input and Output Capacitor Selection For best output and input voltage filtering, ceramic capacitors are required. The input capacitor minimizes input voltage ripple, suppresses input voltage spikes and provides a stable system rail for the device. A 10- $\mu$ F or larger input capacitor is required. The output capacitor value can range from 22 $\mu$ F up to more than 150 $\mu$ F. The recommended typical output capacitor value is 22 $\mu$ F. Values over 150 $\mu$ F may be possible with a reduced load during startup in order to avoid triggering the Hiccup short circuit protection. A feed forward capacitor is not required for proper operation. Ceramic capacitor has a DC-Bias effect, which has a strong influence on the final effective capacitance. Choose the right capacitor carefully in combination with considering its package size and voltage rating. Ensure that the input effective capacitance is at least $5 \, \mu F$ and the output effective capacitance is at least $8 \, \mu F$ . # TEXAS INSTRUMENTS ## 9.2.3 Application Performance Curves $T_A = 25$ °C, $V_{IN} = 5$ V, $V_{OUT} = 1.2$ V, unless otherwise noted. Submit Documentation Feedback Copyright © 2015, Texas Instruments Incorporated Copyright © 2015, Texas Instruments Incorporated Submit Documentation Feedback Submit Documentation Feedback Copyright © 2015, Texas Instruments Incorporated ### 10 Power Supply Recommendations The devices are designed to operate from an input supply voltage range between 2.5 V and 6 V. The average input current of the TPS82084 is calculated as: $$I_{IN} = \frac{1}{\eta} \times \frac{V_{OUT} \times I_{OUT}}{V_{IN}} \tag{6}$$ Ensure that the power supply has a sufficient current rating for the application. ### 11 Layout #### 11.1 Layout Guidelines - It is recommended to place all components as close as possible to the IC. Specially, the input capacitor placement must be closest to the VIN and GND pins of the device. - Use wide and short traces for the main current paths to reduce the parasitic inductance and resistance. - To enhance heat dissipation of the device, the exposed thermal pad should be connected to bottom or internal layer ground planes using vias. - Refer to Figure 22 for an example of component placement, routing and thermal design. - The recommended land pattern for the TPS82084 is shown at the end of this data sheet. For best manufacturing results, it is important to create the pads as solder mask defined (SMD). This keeps each pad the same size and avoids solder pulling the device during reflow. ### 11.2 Layout Example Figure 22. TPS82084 PCB Layout #### 11.3 Thermal Consideration The TPS82084's output current needs to be derating when the device operates in a high ambient temperature or deliver high output power. The amount of current derated is dependent upon the input voltage, output power, PCB layout design and environmental thermal condition. Care should especially be taken in applications where the localized PCB temperature exceeds 65°C. The TPS82084 module temperature must be kept less than the maximum rating of 125°C. Three basic approaches for enhancing thermal performance are listed below: - Improve the power dissipation capability of the PCB design. - Improve the thermal coupling of the component to the PCB. - Introduce airflow into the system. To estimate approximate module temperature of TPS82084, apply the typical efficiency stated in this datasheet to the desired application condition for the module power dissipation, then calculate the module temperature rise by multiplying the power dissipation by its thermal resistance. For more details on how to use the thermal parameters in real applications, see the application notes: SZZA017 and SPRA953. Figure 23 shows the thermal measurement on the TPS82084EVM-672. It gives a guideline on the temperature rise when the TPS82084 is operated in free air at 25°C ambient under certain application conditions. The temperatures are checked at Spot and Area as listed below: - Spot: temperature of the EVM board - Area: temperature of the TPS82084 $V_{IN} = 5 \text{ V}, V_{OUT} = 3.3 \text{ V}, I_{OUT} = 2 \text{ A}$ Figure 23. Thermal Measurement # 12 Device and Documentation Support #### 12.1 Device Support #### 12.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. # 12.2 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.3 Trademarks MicroSiP, DCS-Control, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.4 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ### 12.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. MICRO SYSTEM IN PACKAGE #### NOTES: MicroSiP is a trademark of Texas Instruments - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. Pick and place nozzle Ø 1.3 mm or smaller recommended. - 4. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. MICRO SYSTEM IN PACKAGE NOTES: (continued) 5. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). MICRO SYSTEM IN PACKAGE NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # PACKAGE OPTION ADDENDUM 26-Sep-2018 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|---------|--------------|------------------|---------------|--------------|-----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | TPS82084SILR | ACTIVE | uSiP | SIL | 8 | 3000 | RoHS & Green | Call TI | Call TI | -40 to 125 | 1D<br>TXI084*EC | Samples | | TPS82084SILT | ACTIVE | uSiP | SIL | 8 | 250 | RoHS & Green | Call TI | Call TI | -40 to 125 | 1D<br>TXI084*EC | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 26-Sep-2018 #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated