## LMK0461x SYSREF Generation



## How can we guarantee DCLK-to-SCLK phase to satisfy t<sub>SU\_SYSREF</sub> and t<sub>H\_SYSREF</sub>?

Step 1: Determine digital delay which places rising edge of SYSREF pulse between  $t_{H_SYSREF}$  and  $t_{SU_SYSREF}$ 

Step 2: Set the digital delays and reset dividers through POR or SYNC

After reset, DCLK-to-SYSREF phase is known. SYSREF timing will be correct.





## **Divider Reset Procedure**

Recommended: Since DCLK divide is 10, dynamic digital delay can probably be used to adjust SYSREF edge to correct location. Then just accept POR SYNC.



## **SYSREF** Generation

