

# Clock tree architect design report

- 1. Selected solution details:
- 1.a. Block diagram:



Copyright ©2023, Texas Instruments Incorporated

https://webench.ti.com/clock-tree-architect



#### 1.b. Solution details:

| Devices     | Area (mm²) | BOM price estimate (\$) | Jitter (fs rms)                               | Power (mW) |
|-------------|------------|-------------------------|-----------------------------------------------|------------|
| CDCE6214-Q1 | 16.00      | 3.080                   | 350<br>Out A: 350<br>Out C: 350<br>Out B: 179 | 172        |

#### 1.c. Device details:

| Devices     | Area (mm²) | BOM price estimate (\$) | Current (mA) | Power (mW) |
|-------------|------------|-------------------------|--------------|------------|
| CDCE6214-Q1 | 16.00      | 3.080                   | 52           | 172        |

## 1.d. Output details:

| Devices     | Output                         | Frequency     | Format | Clock<br>count | Jitter (fs<br>rms) | Noise floor<br>(dBc/Hz) | Deterministic phase |
|-------------|--------------------------------|---------------|--------|----------------|--------------------|-------------------------|---------------------|
| CDCE6214-Q1 | Out A:<br>GTH<br>Clock-<br>SFP | 156.25<br>MHz | LVDS   | 1              | 350                | -152                    | Yes [1]             |
|             | Out C:<br>PCIE_125             | 125 MHz       | LVDS   | 1              | 350                | -152                    | Yes [1]             |
|             | Out B:<br>PCIE_100             | 100 MHz       | LVDS   | 1              | 179                | -152                    | Yes [1]             |

<sup>[1]</sup> Requires some settings at device level. Kindly, refer the datasheet.

# 2. Required system specifications and parameters:

## 2.a. Required output details:

| Name                     | Format | Frequency     | Clock<br>count | Jitter (fs<br>rms) | Noise floor<br>(dBc/Hz) | Additional specs |
|--------------------------|--------|---------------|----------------|--------------------|-------------------------|------------------|
| Out A: GTH Clock-<br>SFP | LVDS   | 156.25<br>MHz | 1              | 1000               | -50                     | -                |
| Out B: PCIE_100          | LVDS   | 100 MHz       | 1              | 1000               | -50                     | -                |
| Out C: PCIE_125          | LVDS   | 125 MHz       | 1              | 1000               | -50                     | -                |

Copyright ©2023, Texas Instruments Incorporated

https://webench.ti.com/clock-tree-architect



#### 2.b. Input details:

One or more of the below inputs or TI oscillators may be used.

| Name                    | Frequency | Clock<br>count | Jitter (fs<br>rms) | Noise floor<br>(dBc/Hz) | Additional specs |
|-------------------------|-----------|----------------|--------------------|-------------------------|------------------|
| Input- 25MHz Crystal    | 25 MHz    | 1              | -                  | -                       | -                |
| Input A- 100MHz<br>PCIE | 100 MHz   | 1              | -                  | -                       | -                |

## 2.c. System configuration options:

**Application:** Medical

Jitter integration bandwidth: 12 kHz to 20 MHz

Max. number of stages: 5

Solution scoring:

Jitter: Important, Power: Important, Price: Important, Area: Important

### 2.d. External VCO and VCXO computation parameters:

| VCO attribute        | Value | VCXO attribute           | Value |
|----------------------|-------|--------------------------|-------|
| Price (\$)           | 30    | Price (\$)               | 20    |
| Area (mm²)           | 140   | Area (mm²)               | 180   |
| Current (mA)         | 15    | Current (mA)             | 15    |
| Noise floor (dBc/Hz) | -156  | Noise floor (dBc/Hz)     | -168  |
| Jitter (fs rms)      | 50    | Jitter (fs rms)          | 50    |
| Min frequency (MHz)  | 1     | Frequency (MHz)          | 500   |
| Max frequency (MHz)  | 10000 | Auto pick VCXO frequency | true  |

#### 2.e. User preferred devices:

Filtration criteria: OR

Filter values: CDCE6214-Q1



### Featured clocks & timing tools

Clock tree architect design tool helps you select the right clocks & timing products to design a clock tree based on user entered output, input and system specifications. Along with the clock tree structure – it provides an approximate metric for power, area, jitter and other system parameters. Users are recommended to use the below tools to help with more accurate in-depth simulations, device programming, loop filter design and configuration.

#### PLLatinum Simulator Tool (PLLATINUMSIM-SW)

The PLLATINUMSIM-SW simulator tool lets you create detailed designs and simulations of our PLLATINUM™ integrated circuits which include the LMX series of PLLs and synthesizers. Users can design active and passive filters, do detailed simulations of phase noise, purs, lock time and bode plots.



### **TICS Pro Software (TICSPRO-SW)**

The TICS Pro software is used to program the evaluation modules (EVMs) for device numbers with these prefixes: CDC, LMK and LMX. These devices include PLLs and voltage-controlled oscillators (PLL+VCO), synthesizers and clocking devices. Users can program EVMs through USB2ANY interface adaptor or onboard USB interface and export the programming configurations for use in end application. Even without an EVM, TICS Pro is very useful tool in determining and validating register configurations and how to set up the device.

# **Clocks & timing** product portfolio and additional resources

Visit <u>Clocks & timing</u> home page to explore the full product portfolio and additional resources to help you with your designs. Also, checkout <u>TI Precision Labs - Clocks and timing</u> videos to learn more about clocks and timing basics, phase lock loop fundamentals, noise, network synchronizers and design tips.

# **Technical support**



#### **TI E2E™ support forums**

Receive fast and reliable technical support from our engineers throughout every step of your design.

Get answers now



#### **Important Notice and Disclaimer**

TI provides technical and reliability data (including datasheets), design resources (including reference designs), application or other design advice, web tools, safety information, and other resources AS IS and with all faults, and disclaims all warranties. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third-party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damage, costs, losses, and liabilities arising out of your use of these resources.

Providing these resources does not expand or otherwise alter TI's applicable Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with TI products.