

www.ti.com SCAS867-DECEMBER 2008

# 3.3-V CLOCK PHASE-LOCKED LOOP CLOCK DRIVER

#### **FEATURES**

- Qualified for Automotive Applications
- Phase-Locked Loop Clock Driver for Synchronous DRAM and General-Purpose Applications
- Spread-Spectrum Clock Compatible
- Operating Frequency: 24 MHz to 200 MHz
- Low Jitter (Cycle-to-Cycle): <150 ps Over the Range 66 MHz to 200 MHz
- Distributes One Clock Input to One Bank of Five Outputs (CLKOUT Is Used to Tune the Input-Output Delay)
- Three-States Outputs When There Is No Input Clock
- Operates From Single 3.3-V Supply
- Available in 8-Pin SOIC Package

- Consumes Less Than 100 μA (Typically) in Power Down Mode
- Internal Feedback Loop Is Used to Synchronize the Outputs to the Input Clock
- 25-Ω On-Chip Series Damping Resistors
- Integrated RC PLL Loop Filter Eliminates the Need for External Components



### **DESCRIPTION**

The CDCVF2505 is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. It uses a PLL to precisely align, in both frequency and phase, the output clocks (1Y[0–3] and CLKOUT) to the input clock signal (CLKIN). The CDCVF2505 operates at 3.3 V. It also provides integrated series-damping resistors that make it ideal for driving point-to-point loads.

One bank of five outputs provides low-skew, low-jitter copies of CLKIN. Output duty cycles are adjusted to 50 percent, independent of duty cycle at CLKIN. The device automatically goes in power-down mode when no input signal is applied to CLKIN.

Unlike many products containing PLLs, the CDCVF2505 does not require an external RC network. The loop filter for the PLLs is included on-chip, minimizing component count, space, and cost.

Because it is based on the PLL circuitry, the CDCVF2505 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization is required following power up and application of a fixed-frequency, fixed-phase signal at CLKIN, and following any changes to the PLL reference.

The CDCVF2505 is characterized for operation from -40°C to 85°C.

### ORDERING INFORMATION(1)

| T <sub>A</sub> | PACK     | AGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |
|----------------|----------|--------------------|-----------------------|------------------|--|
| –40°C to 85°C  | SOIC - D | Reel of 2500       | CDCVF2505IDRQ1        | CKV05Q           |  |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



### **FUNCTION TABLE**

| INPUT                  | OUTI    | PUTS   |
|------------------------|---------|--------|
| CLKIN                  | 1Y[0-3] | CLKOUT |
| L                      | L       | L      |
| Н                      | Н       | Н      |
| <10 MHz <sup>(1)</sup> | Z       | Z      |

(1) Below 2 MHz (typical) the device goes into power-down mode, during which the PLL is turned off and the outputs enter into Hi-Z mode. If a >10-MHz signal is applied at CLKIN, the PLL turns on, reacquires lock, and stabilizes after approximately 100 μs. The outputs are then enabled.

### **FUNCTIONAL BLOCK DIAGRAM**



# **TERMINAL FUNCTIONS**

| NAME                 | NO. | I/O   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------------------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1Y0                  | 3   |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1Y1                  | 2   | 0     | Clock outputs. These outputs are low-skew copies of CLKIN. Each output has an integrated 25-Ω series                                                                                                                                                                                                                                                                                                                                                                |
| 1Y2                  | 5   | U     | damping resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1Y3                  | 7   |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| CLKIN                | 1   | ı     | Clock input. CLKIN provides the clock signal to be distributed by the CDCVF2505 clock driver. CLKIN is used to provide the reference signal to the integrated PLL that generates the clock output signals. CLKIN must have a fixed frequency and fixed phase for the PLL to obtain phase lock. Once the circuit is powered up and a valid signal is applied, a stabilization time (100 $\mu$ s) is required for the PLL to phase lock the feedback signal to CLKIN. |
| CLKOUT               | 8   | 0     | Feedback output. CLKOUT completes the internal feedback loop of the PLL. This connection is made inside the chip and an external feedback loop should NOT be connected. CLKOUT can be loaded with a capacitor to achieve zero delay between CLKIN and the Y outputs.                                                                                                                                                                                                |
| GND                  | 4   | Power | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| V <sub>DD</sub> 3.3V | 6   | Power | 3.3-V supply                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

www.ti.com SCAS867-DECEMBER 2008

### ABSOLUTE MAXIMUM RATINGS(1)

over operating free-air temperature range (unless otherwise noted)

| $V_{DD}$         | Supply voltage range                   | Supply voltage range              |                |  |  |  |  |
|------------------|----------------------------------------|-----------------------------------|----------------|--|--|--|--|
| $V_{I}$          | Input voltage range (2)(3)             | –0.5 V to V <sub>DD</sub> + 0.5 V |                |  |  |  |  |
| Vo               | Output voltage range <sup>(2)(3)</sup> | -0.5 V to V <sub>DD</sub> + 0.5 V |                |  |  |  |  |
| I <sub>IK</sub>  | Input clamp current                    | ±50 mA                            |                |  |  |  |  |
| I <sub>OK</sub>  | Output clamp current                   | $V_O < 0$ or $V_O > V_{DD}$       | ±50 mA         |  |  |  |  |
| Io               | Continuous total output current        | $V_O = 0$ to $V_{DD}$             | ±50 mA         |  |  |  |  |
| $\theta_{JA}$    | Package thermal impedance (4)          |                                   | 97.1°C/W       |  |  |  |  |
| T <sub>stg</sub> | Storage temperature range              |                                   | −65°C to 150°C |  |  |  |  |

- (1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- 2) The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
- (3) This value is limited to 4.3 V maximum.
- (4) The package thermal impedance is calculated in accordance with JESD 51-7.

### **ELECTROSTATIC DISCHARGE INFORMATION**

|     | ESD MODEL            | LIMIT  |
|-----|----------------------|--------|
| НВМ | Human-Body Model     | 2000 V |
| MM  | Machine Model        | 300 V  |
| CDM | Charged-Device Model | 1000 V |

### RECOMMENDED OPERATING CONDITIONS

|                 |                                | MIN                 | NOM | MAX                   | UNIT |
|-----------------|--------------------------------|---------------------|-----|-----------------------|------|
| $V_{DD}$        | Supply voltage                 | 3                   | 3.3 | 3.6                   | V    |
| $V_{IH}$        | High-level input voltage       | $0.7 \times V_{DD}$ |     |                       | V    |
| $V_{IL}$        | Low-level input voltage        |                     |     | 0.3 × V <sub>DD</sub> | V    |
| VI              | Input voltage                  | 0                   |     | $V_{DD}$              | V    |
| I <sub>OH</sub> | High-level output current      |                     |     | -12                   | mA   |
| I <sub>OL</sub> | Low-level output current       |                     |     | 12                    | mA   |
| $T_A$           | Operating free-air temperature | -40                 |     | 85                    | °C   |

#### **TIMING REQUIREMENTS**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                  |                        |                                 | MIN | NOM | MAX | UNIT |  |
|------------------|------------------------|---------------------------------|-----|-----|-----|------|--|
| f <sub>clk</sub> | clk Clock frequency    |                                 |     |     | 200 | MHz  |  |
| Inpu             | Input aloak duty avalo | 24 MHz to 85 MHz <sup>(1)</sup> | 30  |     | 85  | 0/   |  |
|                  | Input clock duty cycle | 40                              | 50  | 60  | %   |      |  |
|                  | Stabilization time (2) |                                 |     |     | 100 | μs   |  |

<sup>(1)</sup> Specified by design.

Copyright © 2008, Texas Instruments Incorporated

<sup>(2)</sup> Time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal. For phase lock to be obtained, a fixed-frequency fixed-phase reference signal must be present at CLKIN. Until phase lock is obtained, the specifications for propagation delay, skew, and jitter parameters given in the switching characteristics table are not applicable. This parameter does not apply for input modulation under SSC application.

SCAS867-DECEMBER 2008



### **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                   | ₹                                                                                              | TEST CONDITIONS                | $V_{DD}$   | MIN TYP <sup>(1)</sup> | MAX  | UNIT |  |
|-----------------|-----------------------------|------------------------------------------------------------------------------------------------|--------------------------------|------------|------------------------|------|------|--|
| $V_{IK}$        | Input voltage               |                                                                                                | $I_I = -18 \text{ mA}$         | 3 V        |                        | -1.2 | V    |  |
|                 |                             |                                                                                                | $I_{OH} = -100 \mu A$          | MIN to MAX | V <sub>DD</sub> - 0.2  |      |      |  |
| $V_{OH}$        | High-level output voltage   |                                                                                                | $I_{OH} = -12 \text{ mA}$      | 3 V        | 2.1                    |      | V    |  |
|                 |                             |                                                                                                | $I_{OH} = -6 \text{ mA}$       | 3 V        | 2.4                    |      |      |  |
|                 |                             |                                                                                                | I <sub>OL</sub> = 100 μA       | MIN to MAX |                        | 0.2  |      |  |
| $V_{OL}$        | Low-level output voltage    |                                                                                                | I <sub>OL</sub> = 12 mA        | 3 V        |                        | 0.8  | V    |  |
|                 |                             |                                                                                                | I <sub>OL</sub> = 6 mA         | 3 V        |                        | 0.55 |      |  |
|                 |                             |                                                                                                | V <sub>O</sub> = 1 V           | 3 V        | -27                    |      | ^    |  |
| I <sub>OH</sub> | High-level output curren    | τ                                                                                              | V <sub>O</sub> = 1.65 V        | 3.3 V      | -36                    |      | mA   |  |
|                 | I am land and an end        |                                                                                                | V <sub>O</sub> = 2 V           | 3 V        | 27                     |      | ^    |  |
| I <sub>OL</sub> | OL Low-level output current |                                                                                                | V <sub>O</sub> = 1.65 V        | 3.3 V      | 40                     |      | mA   |  |
| I               | Input current               |                                                                                                | $V_I = 0 \text{ V or } V_{DD}$ |            |                        | ±5   | μΑ   |  |
| Ci              | Input capacitance           |                                                                                                | $V_I = 0 \text{ V or } V_{DD}$ | 3.3 V      | 4.2                    |      | pF   |  |
| _               | Outrot considers            | eapacitance $\frac{\text{Yn}}{\text{CLKOUT}}$ $V_{\text{I}} = 0 \text{ V or } V_{\text{DD}}$ 3 |                                | 0.01/      | 2.8                    |      |      |  |
| C <sub>o</sub>  | Output capacitance          |                                                                                                |                                | 3.3 V      | 5.2                    |      | pF   |  |

<sup>(1)</sup> All typical values are at nominal  $V_{DD}$  and  $T_A = 25$ °C.

## **SWITCHING CHARACTERISTICS**(1)

over recommended ranges of supply voltage and operating free-air temperature,  $C_L$  = 25 pF,  $V_{DD}$  = 3.3 V  $\pm$  0.3 V (unless otherwise noted)

|                        | PARAMETER                                    | TEST CONDITIONS                              | MIN  | TYP <sup>(2)</sup> | MAX | UNIT |
|------------------------|----------------------------------------------|----------------------------------------------|------|--------------------|-----|------|
| t <sub>pd</sub>        | Propagation delay, normalized (see Figure 1) | CLKIN to Yn, f = 66 MHz to 200 MHz           | -150 |                    | 150 | ps   |
| t <sub>sk(o)</sub>     | Output skew <sup>(3)</sup>                   | Yn to Yn                                     |      |                    | 150 | ps   |
|                        | litter (quale to quale) (age Figure 5)       | f = 66 MHz to 200 MHz                        |      | 70                 | 150 | no   |
| t <sub>c(jit_cc)</sub> | Jitter (cycle to cycle) (see Figure 5)       | f = 24 MHz to 50 MHz                         |      | 200                | 400 | ps   |
| odc                    | Output duty cycle (see Figure 4)             | f = 24 MHz to 200 MHz at 50% V <sub>DD</sub> | 45   |                    | 55  | %    |
| t <sub>r</sub>         | Rise time                                    | V <sub>O</sub> = 0.4 V to 2 V                | 0.5  |                    | 2   | ns   |
| t <sub>f</sub>         | Fall time                                    | V <sub>O</sub> = 2 V to 0.4 V                | 0.5  |                    | 2   | ns   |

Not production tested

 <sup>(2)</sup> All typical values are at nominal V<sub>DD</sub> and T<sub>A</sub> = 25°C.
 (3) The t<sub>sk(o)</sub> specification is only valid for equal loading of all outputs.



www.ti.com SCAS867-DECEMBER 2008

### TYPICAL CHARACTERISTICS

### **t**<sub>PD</sub>, PROPAGATION DELAY TIME

DELTA LOAD (TYPICAL VALUES at 3.3 V, 25°C) **CLOCK FREQUENCY, f = 100 MHz** 1400  $Y_n = 25 pF$  $Y_n = 3 pF$ 1050 CLKOUT = Yn = tpd- Propagation Delay Time - ps **25 pF || 500** Ω 700 3 pF || 500 Ω 350 CLKOUT 3 pF to 25 pF 0 -13 -350 **CLKOUT** -700 3 pF to 25 pF -1050 -1400

 $t_{pd,}$  PROPAGATION DELAY TIME \$vs\$ FREQUENCY (TYPICAL VALUES at 3.3 V, 25°C)



NOTE: Delta Load = CLKOUT Load - Yn Load

-10

-20

-30

Figure 1.

t<sub>pd</sub>, TYPICAL PROPAGATION DELAY TIME

vs

0

Delta Load - pF

10

20

30



Figure 2.
DUTY CYCLE
vs





## **TYPICAL CHARACTERISTICS (continued)**







www.ti.com SCAS867-DECEMBER 2008

### PARAMETER MEASUREMENT INFORMATION



Figure 7. Test Load Circuit



Figure 8. Voltage Threshold for Measurements, Propagation Delay (tpd)



Figure 9. Output Skew



Figure 10. Cycle-to-Cycle Jitter



## PACKAGE OPTION ADDENDUM

9-Dec-2016

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------|---------|
| CDCVF2505IDRQ1   | NRND   | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CKV05Q         |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

9-Dec-2016

#### OTHER QUALIFIED VERSIONS OF CDCVF2505-Q1:

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product