# **Inductive Sensor Interface IC with Embedded MCU** # **Features** - · Built-In Oscillator for Driving Primary Coil - Two Independent Analog Channels with Demodulation - · 32-Bit Cortus APS1 RISC MCU - Two 13-Bit ADCs - One 12-Bit DAC - · One 16-Bit PWM - · Fault Detection and Protection - Digital Calibration with Nonvolatile Configuration Storage (EEPROM) - · Protected Watchdog Timer - · Low-Temperature Drift - Wide Range Supply Voltage (4.0V to 11.0V) - -40°C to +150°C Operation - · Excellent Long-Term Stability - · SENT Output - · Asynchronous PSI5 Output - · AEC-Q100 Certification - ISO26262 ASIL B Support # **Applications** - · Automotive Control - · ATE Equipment - · Industrial Process Control - · Smart Energy Saving Control # **Description** The LX3302A is a highly integrated programmable data conversion IC designed for interfacing to, and managing of, inductive sensors. The device includes an integrated oscillator circuit for driving the primary coil of an inductive sensor, along with two independent analog conversion paths for conditioning, converting and processing of two analog signals from the secondary coils of the sensor. Each path includes an EMI filter, demodulator, anti-alias filter, programmable amplifier and a 13-bit Sigma-Delta Analog-to-Digital Converter. Each analog signal path includes digital calibration capability, which allows the complete analog path (including the external sensors) to be calibrated during the system manufacturing process. The calibration information is written to internal EEPROM resulting in improved production yields and in-line system upgrades. The LX3302A integrates a 32-bit RISC processor, which provides programmable digital filtering and signal processing functions. System interfaces include a SENT or PSI5 serial port, programmable PWM output and a 12-bit Digital-to-Analog Converter analog buffed output. The LX3302A is offered in a 14-lead TSSOP package. The device is specified over a temperature range of -40°C to +150°C, making it suitable for a wide range of commercial, industrial, medical and/or automotive sensor applications. # **Package Types** **System Block Diagrams** FIGURE 1: System Block Diagram: LX3302A. FIGURE 2: System Block Diagram with PSI5 Output: LX3302A. FIGURE 3: System Block Diagram with Open-Drain Outputs: LX3302A. FIGURE 4: LX3302A Block Diagram. # **Ordering Information** | Ambient<br>Temperature | Туре | Package | Part Number | Packaging Type | |------------------------|-----------------------------------|---------------|---------------|----------------| | -40°C to +150°C | RoHS2 Compliant, | 14-Lead TSSOP | LX3302AQPW | Tube | | | Pb-Free MSL1,<br>AEC-Q100 Grade 0 | | LX3302AQPW-TR | Tape and Reel | # 1.0 ELECTRICAL CHARACTERISTICS # 1.1 Electrical Specifications # Absolute Maximum Ratings† | Supply Input Voltage Pin (V <sub>IN</sub> ) | | |------------------------------------------------------------------|----------------| | Load Current on V <sub>DD</sub> Pin | 1 mA to 15 mA | | Voltage on OSC1, OSC2 and IO3 Pins | 0.3V to 20V | | Voltage on IO3 Pin | | | Voltage on IO1 and IO2 Pins | 0.5V to 6.5V | | Current on IO1 and IO2 Pins | | | Voltage on IO4, V <sub>DD</sub> , CL1 and CL2 Pins | 0.5V to 3.6V | | Operating Humidity (non-condensing) | 0% to 95% | | Operating Temperature | | | Storage Temperature | 65°C to +150°C | | Lead Temperature (soldering, 10 seconds) | +300°C | | Package Peak Temperature for Solder Reflow (40 seconds exposure) | +260°C | | ESD Rating – All Pins – HBM (AEC-Q100-002D) | ±2 kV | | ESD Rating – All Pins – CDM (AEC-Q100-011) | ±1.5 kV | Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to above maximum rating conditions for extended periods may affect device reliability. All voltages are with respect to GND. All voltages on ESD are with respect to SUB. # **Recommended Operating Range** | Parameters | Symbol | Min. | Тур. | Max. | Units | Conditions | |----------------------------------------|-----------------|------|------|------|-------|---------------------------------------------------------| | Supply Voltage | V <sub>IN</sub> | 4.0 | 5.0 | 6.0 | V | For normal operation | | V <sub>IN</sub> EEPROM Program<br>High | VIN_PH | _ | _ | 18 | V | | | Supply Current | I <sub>IN</sub> | _ | _ | 15 | mA | For normal operation, excluding oscillator tail current | | Output Current | I_IO3_AN0 | -15 | _ | -8 | mA | IO3 = Analog mode, 0V | | | I_IO3_AN5 | 6 | _ | 15 | | IO3 = Analog mode, 0V | | | I_IO3_OD | _ | _ | 28 | | IO3 = OD mode, 0V | | Internal Clock Frequency | Fosc | 8.0 | 8.2 | 8.4 | MHz | | | Operating Temperature | T <sub>OP</sub> | -40 | _ | +150 | °C | | # **Electrical Characteristics** Electrical Specifications: Unless otherwise indicated, the following specifications apply over the operating temperature range of $-40^{\circ}\text{C} \le T_{\text{A}} \le +150^{\circ}\text{C}$ and the following test conditions: $V_{\text{IN}} = 5\text{V}$ , f = 8.2 MHz, $I_{\text{DD}} = 1$ mA, I/O = 0 mA. Typical values are at +25°C. | Parameters | Symbol | Min. | Тур. | Max. | Units | Conditions | |----------------------------------------------------------------------|------------------|------------|------|------|-------|----------------------------------------------------------------------------------------------------------------| | Power | | | | | | - | | V <sub>IN</sub> Input Voltage | V <sub>IN1</sub> | 4.0 | 5.0 | 11 | V | For normal operation, IO3 = PSI5 | | | V <sub>IN2</sub> | 4.0 | 5.0 | 6 | V | For normal operation, IO1,2,3 = PWM, analog | | V <sub>IN</sub> Supply Current | I <sub>IN</sub> | _ | 12.3 | 15 | mA | For normal operation, excluding oscillator tail current, I <sub>DD</sub> = 0 mA, IO1,2,3,4 = 0 mA, f = 8.2 MHz | | V <sub>IN</sub> Threshold Disabling of IO1 and IO2 Push-Pull Buffers | VIN_DIS_IO | 6 | 6.4 | 7 | V | | | V <sub>IN</sub> Hysteresis of VIN_DIS_IO | VIN_DIS_IOhys | _ | 0.25 | _ | V | | | V <sub>IN</sub> UVLO High Threshold | VIN_UVLO_HI | 3.7 | 3.8 | 3.95 | V | V <sub>IN</sub> POR error enabled | | V <sub>IN</sub> UVLO Hysteresis | VIN_HYST | _ | 0.05 | _ | V | | | V <sub>IN</sub> EEMode (EEPROM Progr | ramming) | | | | | | | Programming Mode<br>Threshold | VIN_TH_EE | 11.5 | 12 | 12.5 | V | For EEPROM mode | | Program Low | VIN_PL | 12.6 | 13 | 13.6 | V | For EEPROM Programming mode | | Program Idle | VIN_PI | 14.9 | 15.3 | 15.8 | V | For EEPROM Programming mode | | Program High | VIN_PH | 17.1 | 17.5 | 18.0 | V | For EEPROM Programming mode | | Duration Time | td | 20 | _ | 110 | μs | Duration time for each voltage state | | Rise Time | tr | _ | _ | 2.5 | ms | To enter EEPROM mode,<br>V <sub>IN</sub> = 15.3V, 10-90% | | Digital EEMode (EEPROM Pi | rogramming (IO1, | IO2, IO4)) | | | | | | Programming Mode<br>Threshold | VEN_DEE | 2.5 | _ | _ | V | For Digital EEMode with IO4 | | CLK High Threshold | V_EECLK_HI | 2.5 | _ | _ | V | IO1 input for Digital EEMode | | CLK Low Threshold | V_EECLK_LO | _ | _ | 0.8 | V | IO1 input for Digital EEMode | | CLK Rise/Fall Time | tr_CLK | _ | 1 | _ | μs | | | CLK Duty | Duty_CLK | _ | 50 | _ | % | | | Data High Threshold | V_EEDATA_HI | _ | 2.5 | _ | V | IO2 input for Digital EEMode | | Data Low Threshold | V_EEDATA_LO | _ | _ | 8.0 | V | IO2 input for Digital EEMode | | Data Rise/Fall Time | Tr_DATA | _ | 1 | _ | μs | | | Duration Time for CLK | Td_CLK | 20 | _ | 110 | μs | Duration time for each state | | VEN_DEE Rise Time | Tr_CLK | _ | 10 | _ | μs | To enter Digital EEMode with IO4 | | V <sub>DD</sub> Reference Voltage | | | | | | | | Output Voltage | $V_{DD}$ | 3.24 | 3.3 | 3.36 | ٧ | I <sub>DD</sub> = 5 mA, after trimming | | Output Current | I <sub>DD</sub> | _ | _ | 5 | mA | Additional current sourced to external load(s) | | V <sub>DD</sub> POR Threshold | VDD_POR | _ | 2.9 | _ | V | Monitor V <sub>DD</sub> , rising edge | | V <sub>DD</sub> UVLO Hysteresis | VDD_Hyst | _ | 0.20 | _ | V | V <sub>DD</sub> UVLO hysteresis | | Short Current V <sub>DD</sub> to GND | IDD_SC_5V | | 120 | _ | mA | Shorted to GND, V <sub>IN</sub> = 5V, +25°C | | V <sub>DD</sub> Over Ripple Threshold | VDD_RIPPLE | _ | 300 | _ | mVpp | Noise frequency > 10 MHz | Note 1: For 3 µs nominal clock tick including clock accuracy. For higher clock tick, times need to be increased proportionally. # **Electrical Characteristics (Continued)** Electrical Specifications: Unless otherwise indicated, the following specifications apply over the operating temperature range of $-40^{\circ}\text{C} \le T_A \le +150^{\circ}\text{C}$ and the following test conditions: $V_{\text{IN}} = 5V$ , f = 8.2 MHz, $I_{\text{DD}} = 1$ mA, $I_{\text{OD}} = 0$ mA. Typical values are at +25°C. | -40°C ≤ T <sub>A</sub> ≤ +150°C and the f | ollowing test cond | itions: V <sub>IN</sub> = | = 5V, f = 8.2 | MHz, I <sub>DD</sub> : | = 1 mA, I/C | = 0 mA. Typical values are at +25°C. | |--------------------------------------------------|--------------------|---------------------------|---------------|------------------------|-------------|---------------------------------------------------------------------| | Parameters | Symbol | Min. | Тур. | Max. | Units | Conditions | | Oscillator OSC1 and OSC2 | | | | | | | | Center Tap Voltage | $V_{TAP}$ | _ | 5 | _ | V | V <sub>IN</sub> = 5V | | Center Tap Output Voltage<br>Detection Threshold | VTAP_OPEN | _ | 3.3 | _ | V | V <sub>IN</sub> = 5V | | IO1, IO2, IO3 Voltage from OSC1, OSC2 Pins | VOSC_OV | _ | 0 | _ | V | V <sub>IN</sub> = 0V and OSC pins driven by external signal | | OSC AC Swing Peak<br>Overvoltage Detection | VOSC_OV | 10 | _ | _ | Vpp | AC coupled | | OSC AC Swing Peak<br>Undervoltage Detection | VOSC_UV | _ | _ | 3 | Vpp | AC coupled | | Total Tank DC Tail Current | ITK | 0 | _ | 10 | mA | V <sub>TAP</sub> = 5V | | Amplitude of OSC1, OSC2 | V <sub>OSC</sub> | 3.1 | _ | 9.9 | Vpp | V <sub>TAP</sub> = 5V | | Oscillation Frequency Range | FOSC_R | 1 | _ | 6 | MHz | V <sub>TAP</sub> = 5V | | Frequency Variation | FOSCTOL | -5 | _ | 5 | % | V <sub>TAP</sub> = 5V | | Oscillator Inductance | LOSC | 3 | 6 | 12 | μH | V <sub>TAP</sub> = 5V | | Tank Circuit Quality Factor | QOSC | 10 | 22 | 30 | _ | $V_{TAP} = 5V ( X /R)$ | | Harmonics | HOSC | | _ | 2 | % | V <sub>TAP</sub> = 5V, GDNT | | Resistance Between OSC1 and OSC2 | ROSC1&2_HI | 500 | 1000 | _ | kΩ | OSC1 = 1 Vpp, OSC2 = GND | | Resistance Between OSC1 and GND | ROSC1_GND | 500 | 2000 | _ | kΩ | V <sub>IN</sub> = 0V, OSC1 = 5V, measure<br>current from OSC1 to 5V | | Resistance Between<br>OSC2 and GND | ROSC2_GND | 500 | 2000 | _ | kΩ | V <sub>IN</sub> = 0V, OSC1 = 5V, measure current from OSC1 to 5V | | Resistance Between OSC1 and V <sub>DD</sub> | ROSC1_VDD | 500 | 1000 | _ | kΩ | | | Resistance Between OSC2 and V <sub>DD</sub> | ROSC2_VDD | 500 | 1000 | _ | kΩ | | | Oscillator Tail Current Digita | I Control OSCDA | С | | | | | | OSCDAC Resolution | _ | _ | 11 | _ | bits | | | OSCDAC Range | _ | 0 | _ | 2047 | bits | | | OSCDAC Allowable Max. Tail<br>Current | Imax | _ | _ | 15 | mA | Over process and temperature range | | Zero Code Error Current | Izero | - | 25 | _ | μΑ | | | Step Current | Istep | 4.88 | 6.9 | 8.88 | μA | IOSCDAC/VALOSCDAC | | ADC1 and ADC2 | | | | | | • | | Resolution | ADC_Res | _ | 13 | _ | bits | | | Integral Nonlinearity | ADC_INL | -1 | _ | 1 | LSB | GDNT | | SINC or SINC+FIR Filter 1 an | ıd 2 | | | | | • | | Crosstalk Rejection | FLTR_CTR | _ | _ | -44 | dB | | | PSRR | FLTR_PSRR | _ | _ | -50 | dB | GDNT | | Digital-to-Analog Converter | (DAC) | | | | | | | DAC Resolution | DACR | _ | 12 | _ | bits | | | Output Load (RL) | | | · | · | | | | Output Load Range | RL | 0.9 | 10 | 100 | kΩ | | | Maximum Allowable Output<br>Voltage | $V_{OHmax}$ | _ | 85 | _ | %VIN | $RL = 0.9 \sim 3 \text{ k}\Omega$ | Note 1: For 3 µs nominal clock tick including clock accuracy. For higher clock tick, times need to be increased proportionally. # **Electrical Characteristics (Continued)** Electrical Specifications: Unless otherwise indicated, the following specifications apply over the operating temperature range of $-40^{\circ}\text{C} \le T_{A} \le +150^{\circ}\text{C}$ and the following test conditions: $V_{IN} = 5V$ , f = 8.2 MHz, $I_{DD} = 1$ mA, I/O = 0 mA. Typical values are at $+25^{\circ}\text{C}$ . | Parameters 101, IO2 Analog Outputs | Symbol | Min. | Тур. | Max. | Units | Conditions | |----------------------------------------|------------------------------|-----------------------|------|----------|-------|-------------------------------------------------------------------------------------------------------------------------------| | | | | | | | Conditions | | and lavel Outer: 11/-11 | | | | | | | | Low-Level Output Voltage | $V_{OLA}$ | 0 | _ | 0.3 | V | Pull-up load ≥ 10 k $\Omega$ to V <sub>IN</sub> | | High-Level Output Voltage | V <sub>OHA</sub> | V <sub>IN</sub> – 0.3 | _ | VIN | V | Pull-down load ≥ 10 kΩ to GND,<br>Gain = $V_{IN}/V_{DD}$ | | Output Short-Circuit Current | ISHORT_12A | 9 | _ | 20 | mA | Short to 0 or short to 5V | | IO1, IO2 Digital Outputs | | | | | | | | Low-Level Output Voltage | $V_{OLD}$ | _ | _ | 3 | %VIN | Pull-up load ≥ 10 kΩ to V <sub>IN</sub> | | High-Level Output Voltage | V <sub>OHD</sub> | 97 | _ | _ | %VIN | Pull-down load ≥ 10 k $\Omega$ to GND | | Output Short-Circuit Current | ISHORT_12D | 9 | _ | 20 | mA | Short to 0 or short to 5V | | IO1, IO2 Digital Inputs (Addre | ess for V <sub>IN</sub> EEMo | de) | | | | | | High-Level Input Voltage | $V_{IHD}$ | 2.5 | _ | _ | V | | | Low-Level Input Voltage | $V_{ILD}$ | | _ | 0.8 | V | | | Input Impedance | RIN_12 | 200 | _ | _ | kΩ | | | Input Capacitance | CIN_12 | | _ | 5 | pF | | | IO3 Analog Output | | | | | | | | Output Load | RL_3 | 0.9 | 10 | 100 | kΩ | | | Output Low | VLO_IO3 | _ | 40 | _ | mV | Pull-up load ≥ 10 kΩ to V <sub>IN</sub> | | Output Short-Circuit Current | SHORT1_3A | _ | 12 | 17 | mA | Short to GND or short to V <sub>IN</sub> | | | SHORT2_3A | | _ | 45 | mA | Short to 14V | | V <sub>IN</sub> Ratiometric Error | RaErr_3A | -0.5 | 0 | 0.5 | %VIN | | | O3 Digital Output | | | | | | | | High-Level Output Voltage | VOH_3 | 98 | _ | _ | %VIN | Pull-up load ≥ 10 kΩ to V <sub>IN</sub> | | Low-Level Output Voltage | VOL_3 | _ | _ | 2 | %VIN | Pull-down load ≥ 10 kΩ to GND | | Output Short-Circuit Current | ISHORT_3A | 25 | _ | 35 | mA | Short to 0 or short to 5V | | IO3 Input | | | | | | | | High-Level Input Voltage | VIH_3IN | 2.5 | _ | _ | V | Pull-up load ≥ 10 k $\Omega$ to V <sub>IN</sub> | | Low-Level Input Voltage | VIL_3IN | _ | _ | 0.8 | V | Pull-down load ≥ 10 kΩ to GND | | Input Impedance | RIN_4 | 450 | _ | _ | kΩ | | | Input Capacitance | CIN_3 | _ | _ | 5 | pF | | | O4 Digital Input | | | | | | | | High-Level Input Voltage | VIH_4 | 2.5 | _ | $V_{DD}$ | V | Pull-up load ≥ 10 kΩ to V <sub>IN</sub> | | Low-Level Input Voltage | VIL_4 | 0 | _ | 0.8 | V | Pull-down load ≥ 10 k $\Omega$ to GND | | Input Impedance | RIN_4 | 450 | _ | _ | kΩ | | | Input Capacitance | CIN_4 | _ | _ | 5 | pF | | | O3 Fault Output | | | | | | | | Ground Off Output High Level | VOH_IO3GF1 | 99 | 100 | _ | %VIN | Broken GND, 100 k $\Omega \ge RL_IO3$ to $V_{IN}$ | | V <sub>IN</sub> Open Output Low Level | VOL_IO3_IN | | 0 | 1 | %VIN | Broken $V_{IN}$ , RL_IO3 = 10 k $\Omega$ to GND | | V <sub>IN</sub> Open Output High Level | VOH_IO3_VIN1 | 97 | 99 | _ | %VIN | Broken $V_{IN}$ , RL_IO3 $\geq$ 3 k $\Omega$ to $V_{IN}$ | | | VOH_IO3_VIN2 | 97 | 99 | _ | %VIN | Broken $V_{IN}$ and pull-up load to $V_{IN}$ , 1 $k\Omega \le RL \le 3$ $k\Omega$ , with 3 $k\Omega$ between $V_{IN}$ and GND | | Fault Output Low Level | VIO3_FL10K | _ | | 3 | %VIN | RL_IO3 = 10 k $\Omega$ to V <sub>IN</sub> | | Main Oscillator | | | | | | | | Main Oscillator Frequency | F <sub>CLK</sub> | _ | 8.2 | | MHz | | | Tolerance | FCLK_TOL | -1.5 | _ | 1.5 | % | T <sub>A</sub> = +25°C | Note 1: For 3 µs nominal clock tick including clock accuracy. For higher clock tick, times need to be increased proportionally. # **Electrical Characteristics (Continued)** Electrical Specifications: Unless otherwise indicated, the following specifications apply over the operating temperature range of $-40^{\circ}\text{C} \le T_{A} \le +150^{\circ}\text{C}$ and the following test conditions: $V_{IN} = 5V$ , f = 8.2 MHz, $I_{DD} = 1$ mA, $I_{DD} = 0$ mA. Typical values are at +25°C. | Parameters | Symbol | Min. | Тур. | Max. | Units | Conditions | |------------------------------------------------------------------------|-------------------|-----------|--------|------|--------|--------------------------------------------------------------------------------------| | Processor Resources | | | | | | | | Data Bus | PR_DBUS | _ | 32 | _ | bits | | | Instruction Size | PR_INSS | _ | 32 | _ | bits | | | EEPROM Size | PR_EEPRMS | _ | 32 | _ | words | 16-bit words | | Number of EEPROM | PR_NEEWC1 | 100 | _ | _ | cycles | T <sub>A</sub> = +25°C, GDNT | | Erase/Write Cycles | PR_NEEWC2 | 100 | _ | _ | cycles | T <sub>A</sub> = +125°C, GDNT | | Max. Temperature for<br>Erase/Write EEPROM | PR_TmaxEW | _ | +125 | _ | °C | | | EEPROM Data Retention | PR_DataR1 | 10 | _ | _ | Years | T <sub>A</sub> = +85°C | | | PR_DataR2 | 1 | _ | _ | Years | T <sub>A</sub> = +125°C | | | PR_DataR3 | 0.3 | _ | _ | Years | T <sub>A</sub> = +150°C | | PWM Controller | | | • | | | | | Clock Prescale Bit | PWM_CPSB | _ | 2 | _ | bits | Divider = 1, 2, 4, 8 | | PWM Clock | PWM_CLK | | 8.2 | _ | MHz | | | PWM Period | PWM_PER | | 16 | _ | bits | | | PWM Duty | PWM_Duty | | 16 | _ | bits | | | PWM Jitter | PWM_Jitter | | 0.2 | _ | %D | No clamped output | | Single-Edge Nibble Transmi | ssion (SENT) Inte | rface and | Driver | | | | | Low State Voltage | SENTVOL | _ | _ | 0.5 | V | IL = 5 mA | | High State Voltage | SENTVOH | 4.1 | _ | _ | V | IL = 5 mA, V <sub>IN</sub> = 5V | | Average Current Consumption | SENTIS | _ | _ | 15 | mA | Average current consumption from receiver supply over one message | | Supply Current Ripple | SENTISCR | _ | _ | 9 | mApp | Peak-to-peak variation | | Square Wave Rising Time | SENTTR | _ | 0.3 | _ | μs | From 1.1V to 3.8V. Load = 5 mA,<br>$C_{OUT}$ = 1 nF, SENTCLK = 3 $\mu$ s<br>(Note 1) | | Square Wave Falling Time | SENTTF | _ | 0.3 | _ | μs | From 3.8V to 1.1V. Load = 5 mA,<br>$C_{OUT}$ = 1 nF, SENTCLK = 3 $\mu$ s<br>(Note 1) | | Edge-to-Edge Jitter with<br>Static Environment for Any<br>Pulse Period | SENTJIT | _ | _ | 0.1 | μs | Note 1 | | Nominal Clock Period (Tick) | SENTCLK | 3.0 | _ | 24.0 | μs | By two program bits | | Clock Accuracy | SENTCLKAC | -10 | _ | +10 | % | | | Clock Jitter and Drift Error | SENTCLKJIT | | _ | 0.05 | μs | Note 1 | | PSI5 (Asynchronous Mode ( | Only) | | • | | | | | Absolute Bit Time Range | ATBitR1 | 7.6 | 8.0 | 8.4 | μs | 125 kbps | | | ATBitR2 | 5.0 | 5.3 | 5.6 | μs | 189 kbps | | Absolute Gap Time | ATGAP1 | 8.4 | _ | _ | μs | 125 kbps, T <sub>GAP</sub> > T <sub>BIT</sub> | | | ATGAP2 | 5.6 | _ | _ | μs | 189 kbps, T <sub>GAP</sub> > T <sub>BIT</sub> | | Current Regulation Ref. | $V_{REF}$ | 390 | 412.5 | 435 | mV | For PSI5 operation | | Fall/Rise Time Driver<br>Voltage Slope | PSI5_Tr_Tf | 0.33 | _ | 1 | μs | 20% to 80%, RL = 12.5Ω,<br>CL = 100 nF, L = 0 μH | | Total Overshoot Time per Cycle | PSI5_TOTPC | _ | _ | 0.52 | μs | Voltage over 10%, RL = 2.5Ω,<br>CL = 47 nF, L = 8.7 μH | | Total Undershoot Time per<br>Cycle | PSI5_TUTPC | _ | _ | 0.52 | μs | Voltage under 10%, RL = 2.5Ω,<br>CL = 47 nF, L = 8.7 μH | Note 1: For 3 µs nominal clock tick including clock accuracy. For higher clock tick, times need to be increased proportionally. # **Electrical Characteristics (Continued)** Electrical Specifications: Unless otherwise indicated, the following specifications apply over the operating temperature range of $-40^{\circ}\text{C} \le T_{\text{A}} \le +150^{\circ}\text{C}$ and the following test conditions: $V_{\text{IN}} = 5V$ , f = 8.2 MHz, $I_{\text{DD}} = 1$ mA, $I_{\text{CD}} = 0$ mA. Typical values are at +25°C. | 10 0 = 1A = 1100 0 dnd tho | ttorio. VIIV | 01,1 0.2 | טטי ,בי ייייי | , | o mir i. Typicar varace are at 120 o. | | | | | | | | | |------------------------------|-------------------------------------------|----------|---------------|------|---------------------------------------|------------------------------------------------|--|--|--|--|--|--|--| | Parameters | Symbol | Min. | Тур. | Max. | Units | Conditions | | | | | | | | | PSI5 (Asynchronous Mode C | PSI5 (Asynchronous Mode Only) (Continued) | | | | | | | | | | | | | | Overshoot Voltage | PSI5_OV | _ | _ | 10 | % | RL = $2.5\Omega$ , CL = 47 nF, L = $8.7 \mu H$ | | | | | | | | | Undershoot Voltage | PSI5_UV | -10 | _ | _ | % | RL = $2.5\Omega$ , CL = 47 nF, L = $8.7 \mu H$ | | | | | | | | | Embedded Temperature Sen | sor | | | | | | | | | | | | | | Temperature Sensing Range | Tsnsrng | -40 | 1 | +175 | °C | | | | | | | | | | Temperature Sensing Accuracy | Tsnsacc | 1 | ±12 | _ | °C | T <sub>A</sub> = +25°C | | | | | | | | | Sensor Output at +25°C | Tsnsout25 | | 500 | _ | LSB | T <sub>A</sub> = +25°C, GBNT | | | | | | | | | Temperature Coefficient | TCsns | _ | 1.681 | _ | LSB/°C | -40°C ≤ T <sub>A</sub> ≤ +175°C | | | | | | | | Note 1: For 3 µs nominal clock tick including clock accuracy. For higher clock tick, times need to be increased proportionally. # Temperature Specifications<sup>(1)</sup> | Parameters | Symbol | Min. | Тур. | Max. | Units | Conditions | |--------------------------------------------|---------------|------|------|------|-------|------------| | Thermal Resistance,<br>Junction to Ambient | $\theta_{JA}$ | _ | 117 | _ | °C/W | | | Thermal Resistance,<br>Junction to Case | θЈС | _ | 22 | _ | °C/W | | Note 1: The $\theta_{JA}$ numbers assume no forced airflow. Junction temperature is calculated using the formula: $T_J = T_A + (P_D \times \theta_{JA})$ . In particular, $\theta_{JA}$ is a function of the PCB construction. The stated number above is for a four-layer board in accordance with JESD-51-7 (JEDEC) with thermal vias on $V_{IN}$ , IO3 and GND pins. # 2.0 PIN DESCRIPTIONS The descriptions of the pins are listed in Table 2-1. TABLE 2-1: PIN DESCRIPTIONS | 14-Lead<br>TSSOP | Symbol | Description | |------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | IO4 | I/O Pin 4. External FET current limits sensing. Pulled high to overwrite EEWR when one of the EELOCK bits is set to '1'. Pulled high to enable EEPROM programming via the IO1, IO2 or IO3 pins (hereafter Digital EEMode). | | 2 | GND | Ground pin. | | 3 | IO3 | I/O Pin 3. Can be programmed to provide DAC output, PWM output, reverse PWM output, SENT output, PSI5 external FET drive and $\mu P$ digital output. Alternatively, IO3 can be configured as an address pin for $V_{IN}$ EEMode and Digital EEMode. | | 4 | V <sub>IN</sub> | Power Supply and Internal EEPROM Programming Pin. DC input power is applied to this pin for normal operation. Also used for EEPROM programming (refer to application information). Bypass this pin to GND pin with a low-ESR capacitor, not lower than 100 nF. | | 5 | $V_{DD}$ | Regulator Output Pin. This is the output of the internal voltage regulator providing power to the analog and digital blocks. Bypass this pin to the SUB pin with a low-ESR capacitor, not lower than 100 nF. A maximum load of 5 mA is allowed. | | 6 | IO2 | I/O Pin 2. When configured as an output: PGA1 or PGA2 analog output, digital push-pull output (PWM/PWMB/SENT/ $\mu$ P GPO) or open-drain output (PWM/PWMB/ $\mu$ P GPO). Configured as an input: for V <sub>IN</sub> EEMode as address pin or for Digital EEMode as data input. | | 7 | IO1 | I/O Pin 1. When configured as an output: PGA1 or PGA2 analog output, digital push-pull output (PWM/PWMB/SENT/ $\mu$ P GPO) or open-drain output (PWM/PWMB/ $\mu$ P GPO). Configured as an input: for V <sub>IN</sub> EEMode as an address pin or for Digital EEMode as a CLK input. | | 8 | CL1 | Sensor Signal from Secondary Coil 1 of Inductive Sensor Pin. | | 9 | GNDCL | Reference Ground for CL1 and CL2 Pin. Connect directly to GND on board via a star connection. | | 10 | CL2 | Sensor Signal from Secondary Coil 2 of Inductive Sensor Pin. | | 11 | SUB | Substrate Pin. It should not be connected to GND. For normal applications, $V_{\text{DD}}$ bypass capacitor is connected. | | 12 | OSC2 | LC Oscillator Pin. Connects to the second side of the primary inductor coil. An external capacitor is connected between this pin and GND as part of the LC oscillator tank circuit. External capacitor should be C0G or NP0, or equivalent type and low-ESR at 1 MHz to 6 MHz, rated voltage 50V or higher. | | 13 | OSC1 | LC Oscillator Pin. Connects to the first side of the primary inductor coil. An external capacitor is connected between this pin and GND as part of the LC oscillator tank circuit. External capacitor should be C0G or NP0, or equivalent type and low-ESR at 1 MHz to 6 MHz, rated voltage 50V or higher. | | 14 | NC | Not Connected. | NOTES: # 3.0 CONFIGURATION EEPROM The LX3302A integrates a 32 words by 16 bits (512-bit) user-programmable EEPROM for storing calibration and configuration parameters. The calibration parameters enable the production sensor assembly to be customer-factory calibrated, assuring consistent unit to unit performance. Table 3-2 shows the LX3302A EEPROM Configuration map and Table 3-1 itemizes the LX3302A Configuration EEPROM contents. TABLE 3-1: LX3302A CONFIGURATION EEPROM<sup>(1)</sup> | Name | Description | Size<br>(bits) | Words and Bits<br>(MSB:LSB) | Sign | Min.<br>Value | Max.<br>Value | Factory<br>Default | |----------|-------------------------------------------|----------------|-----------------------------|------|---------------|---------------|--------------------| | ID | Part ID | 18 | W0[15:0]W1[15:14] | _ | _ | _ | Serial # | | Reserved | Reserved | 3 | W1[13:11] | _ | _ | _ | 0 | | GADJ | PGA Gain | 4 | W1[10:7] | No | 0000 b | 1111 b | 0 | | IOSC | Oscillator Tail Current | 2 | W1[6:5] | No | 0 | 3 | 0 | | Reserved | Reserved | 1 | W1[4] | _ | _ | _ | 0 | | Reserved | Reserved | 1 | W1[3] | _ | _ | _ | 0 | | REFRESH | ADC Clock and PWM Clock | 3 | W1[2:0] | No | 011 b | 110 b | 011 b | | FILTER | Select Digital Filter | 1 | W2[15] | No | 0 | 1 | 0 | | CLSEL | Select CL1 and CL2 | 1 | W2[14] | No | 0 | 1 | 0 | | GMTCH | Channel Gain Mismatch<br>Correction | 7 | W2[13:7] | Yes | -12.1% | 12.1% | 0 | | DCOS | Cosine Channel Dynamic Offset Correction | 10 | W2[6:0]W3[15:13] | Yes | -511 | 511 | 0 | | SCOS | Cosine Channel Offset<br>Correction | 10 | W3[12:3] | Yes | -511 | 511 | 0 | | DSIN | Sine Channel Dynamic<br>Offset Correction | 10 | W3[2:0]W4[15:9] | Yes | -511 | 511 | 0 | | SSIN | Sine Channel Offset<br>Correction | 10 | W4[8:0]W5[15] | Yes | -511 | 511 | 0 | | OSCOMP | Max. Oscillator Swing | 10 | W5[14:5] | No | 0 | 1023 | 1023 | | Reserved | _ | 5 | W5[4:0] | _ | _ | _ | 00000 b | | ORIGIN | Origin | 12 | W6[15:4] | No | 0 | 4095 | 0 | | HCLMP | High Plateau Value | 12 | W6[3:0]W7[15:8] | No | 0 | 4095 | 4095 | | LCLMP | Low Plateau Value | 12 | W7[7:0]W8[15:2] | No | 0 | 4095 | 0 | | S0 | Initial Slope | 12 | W8[11:0] | No | 0 | 4095 | 511 | | X1 | Linearization Point 1<br>X-Coordinate | 12 | W9[15:4] | No | 0 | 4095 | 511 | | X2 | Linearization Point 2<br>X-Coordinate | 12 | W9[3:0]W10[15:8] | No | 0 | 4095 | 1023 | | X3 | Linearization Point 3<br>X-Coordinate | 12 | W10[7:0]W11[15:12] | No | 0 | 4095 | 1535 | | X4 | Linearization Point 4<br>X-Coordinate | 12 | W11[11:0] | No | 0 | 4095 | 2047 | | X5 | Linearization Point 5<br>X-Coordinate | 12 | W12[15:4] | No | 0 | 4095 | 2559 | Note 1: 'xxx b' stands for 'xxx' binary numbers. TABLE 3-1: LX3302A CONFIGURATION EEPROM<sup>(1)</sup> (CONTINUED) | Name | Description | Size<br>(bits) | Words and Bits<br>(MSB:LSB) | Sign | Min.<br>Value | Max.<br>Value | Factory<br>Default | |-----------|--------------------------------------------------------|----------------|-----------------------------|------|---------------|---------------|--------------------| | X6 | Linearization Point 6<br>X-Coordinate | 12 | W12[3:0]W13[15:8] | No | 0 | 4095 | 3071 | | X7 | Linearization Point 7<br>X-Coordinate | 12 | W13[7:0]W14[15:12] | No | 0 | 4095 | 3583 | | Y1 | Linearization Point 1<br>Y-Coordinate | 12 | W14[11:0] | No | 0 | 4095 | 511 | | Y2 | Linearization Point 2<br>Y-Coordinate | 12 | W15[15:4] | No | 0 | 4095 | 1023 | | Y3 | Linearization Point 3<br>Y-Coordinate | 12 | W15[3:0]W16[15:8] | No | 0 | 4095 | 1535 | | Y4 | Linearization Point 4<br>Y-Coordinate | 12 | W16[7:0]W17[15:12] | No | 0 | 4095 | 2047 | | Y5 | Linearization Point 5<br>Y-Coordinate | 12 | W17[11:0] | No | 0 | 4095 | 2559 | | Y6 | Linearization Point 6<br>Y-Coordinate | 12 | W18[15:4] | No | 0 | 4095 | 3071 | | Y7 | Linearization Point 7<br>Y-Coordinate | 12 | W18[3:0]W19[15:8] | No | 0 | 4095 | 3583 | | S7 | Final Slope | 12 | W19[7:0]W20[15:12] | No | 0 | 4095 | 511 | | TD | Threshold Detect | 13 | W20[11:0]W21[15] | No | 0 | 8191 | 8191 | | TDPOL | TD Output Logic Level | 1 | W21[14] | No | 0 | 1 | 0 | | DIAGMK | Diagnostic Error Mask | 12 | W21[13:2] | No | 0 | 0xFFF | 0xFFF | | SENTCLK | SENT Clock Tick | 2 | W21[1:0] | No | 00 b | 11 b | 00 b | | SENTFCM | SENT Protocol Select | 4 | W22[15:12] | No | 0000 b | 1100 b | 0000 b | | SENTREFR | SENT Constant Clock<br>Ticks Sync. with Pause<br>Pulse | 11 | W22[11:1] | No | 0 | 0x7FF | 0 | | SENTPPE | SENT Pause Pulse | 1 | W22[0] | No | 0 | 1 | 0 | | SENTSCM | SENT Serial Message | 2 | W23[15:14] | No | 00 b | 11 b | 00 b | | MSGMUX | Message MUX | 1 | W23[13] | No | 0 | 1 | 0 | | DIAGPOL | Diagnostic Level | 1 | W23[12] | No | 0 | 1 | 0 | | PSI5FR | PSI5 Frame | 3 | W23[11:9] | No | 000 b | 100 b | 000 b | | PSI5STS | PSI5 Status | 2 | W23[8:7] | No | 00 b | 10 b | 00 b | | PSI5MSG | PSI5 Serial Message | 2 | W23[6:5] | No | 00 b | 11 b | 00 b | | PSI5ERRCS | PSI5 Error Check<br>Selection | 1 | W23[4] | No | 0 | 1 | 0 | | PSI5DRB | PSI5 Data Region B | 4 | W23[3:0] | No | 0000 b | 1100 b | 0000 b | | PSI5DRA | PSI5 Data Region A | 4 | W24[15:12] | No | 0000 b | 1110 b | 0000 b | | PSI5REFR | PSI5 Refresh Rate | 11 | W24[11:1] | No | 0 | 0x7FF | 0 | | PSI5BR | PSI5 Bit Time | 1 | W24[0] | No | 0 | 1 | 0 | | IOSEL | Output Selection | 15 | W25[15:1] | No | 0 | FBBD | E000 | | OSCDFB | Oscillator DAC Control | 1 | W25[0] | No | 0 | 1 | 0 | | OSCDAC | Oscillator DAC Data | 12 | W26[15:4] | No | 0 | 0xFFF | 0 | | TD MASK | TD Input Source Select | 2 | W26[3:2] | No | 0 | 3 | 0 | | EELOCK | EEPROM Lock | 2 | W26[1:0] | No | 0 | 3 | 0 | Note 1: 'xxx b' stands for 'xxx' binary numbers. TABLE 3-1: LX3302A CONFIGURATION EEPROM<sup>(1)</sup> (CONTINUED) | Name | Description | Size<br>(bits) | Words and Bits<br>(MSB:LSB) | Sign | Min.<br>Value | Max.<br>Value | Factory<br>Default | |----------|--------------------------------|----------------|---------------------------------|------|---------------|---------------|--------------------| | MESSAGE | Message | 16 | W27[15:0] | No | 0 | 0xFFF | 0 | | MSGID | Message ID | 8 | W28[15:8] | No | 0 | 0xFF | 0 | | TDHYST | Threshold Detect<br>Hysteresis | 8 | W28[7:0] | No | 0 | 255 | 255 | | ADC10IN | ADC10_IN | 1 | W29[15] | No | 0 | 1 | 1 | | CLCHK | Range Check Ignore | 1 | W29[14] | No | 0 | 1 | 0 | | WDSCALE | Watchdog Timer Scale | 3 | W29[13:11] | No | 0 | 7 | 001 b | | Reserved | _ | 43 | W29[10:0]W30[15:0]<br>W31[15:0] | _ | | _ | _ | Note 1: 'xxx b' stands for 'xxx' binary numbers. # TABLE 3-2: LX3302A CONFIGURATION EEPROM MAP | | MSB | | | | | | _ | | | _ | | | _ | | | LSB | |--------|------------------|----------|-------|----------|-------|--------------------------|--------|---------|--------|----------|--------|---------|-------|-------|---------|-------------| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | WORD0 | | ID[172] | | | | | | | | | | | | | | | | WORD1 | ID[1 | 10] | ſ | Reserved | t | GADJ IOSC Reserved REFRE | | | | REFRES | SH | | | | | | | WORD2 | Filter | CLSEL | | | G | MTCH[6 | 0] | | | DCOS[93] | | | | | | | | WORD3 | D | COS[20 | )] | | | | | SCOS | [90] | | | | | | DSIN[9 | .7] | | WORD4 | | | D | SIN[60] | | | | | | | S | SIN[91] | | | | | | WORD5 | SSIN[0] | | | | | OSCON | | | | | | | | Reser | | | | WORD6 | | | | | | ORIGI | N[110] | | | | | | | HCI | _MP[118 | ] | | WORD7 | | | | HCLMF | P[70] | | | | | | | LCLMP[ | [114] | | | | | WORD8 | | LCLMF | P[30] | | | | | | | S0[1 | 10] | | 1 | | | | | WORD9 | | | | | | X1[1 | 10] | | | | | | | Х | [2[118] | | | WORD10 | | | | X2[7 | 0] | | | | | | | X3[11 | 4] | | | | | WORD11 | | X3[3 | 0] | | | | | | | X4[1 | 10] | | | | | | | WORD12 | | | | | | X5[1 | 10] | | | | | | | Х | (6[118] | | | WORD13 | | | | X6[7 | 0] | | | | | | | X7[11 | 4] | | | | | WORD14 | | X7[3 | 0] | | | | | | | Y1[1 | 10] | | | | | | | WORD15 | Y2[110] Y3[118] | | | | | | | | | | | | | | | | | WORD16 | Y3[7:0] Y4[11:4] | | | | | | | | | | | | | | | | | WORD17 | | Y4[3 | 0] | | | | | | | Y5[1 | 10] | | | | | | | WORD18 | | | | | | Y6[1 | 10] | | | | | | | Y | 7[118] | | | WORD19 | | | | Y7[7 | 0] | | | | | | | S7[11 | 4] | | | | | WORD20 | | S7[3 | 0] | | | | | | | TD[1 | 21] | | | | | | | WORD21 | TD[0] | TDPOL | | | | | | DIAGMK | | | | | | | SEN | ITCLK | | WORD22 | | SENTFO | M[30] | | | | | | SENT | REFR[1 | 00] | | | | | SENT<br>PPE | | WORD23 | SENTS | CM[10] | MSG | DIAG | PS | SI5FR[2 | .0] | PSI5S | TS[10] | PSI5M | SG[10] | | | PSI | 5DRB[30 | | | | | | MUX | POL | | | | | | | | ERRCS | | | | | | WORD24 | | PSI5DR | A[30] | | | | | | | REFR[10 | 00] | | | | | PSI5BR | | WORD25 | | | | | | | 108 | SEL[140 | )] | | | | | | | OSC<br>DFB | | WORD26 | 6 OSCDAC[110] | | | | | | | TDN | ЛАSK | EEL | OCK | | | | | | | WORD27 | | | | | | | Ŋ | //ESSAG | E[150] | | | | | | • | | | WORD28 | | | | MSGIE | [70] | | | | | | | TDHYS | T[70] | | | | | WORD29 | ADC10 | CLCHK | WD | | | | | | R | eserve | i | | | | | | | WORD30 | IN | <u> </u> | SCALE | | | | | Dagas | a rod | | | | | | | | | WORD30 | | | | | | | | Reser | | | | | | | | | | WUKD31 | | | | | | | | Reser | vea | | | | | | | | # 3.1 GADJ (Four Bits, W1[10:7]) This parameter is used to adjust the gain of the Programmable Gain Amplifier (PGA). The bit, WORD1[10], is the polarity bit. The remaining three bits ([9:7]) adjust gains. The default gain ('00000 b') is 3.125. The gain can be adjusted in increments of approximately 3%. The smallest number is '1000' and the largest number is '0111'. # 3.2 IOSC (Two Bits, W1[6:5]) The IOSC bits set the oscillator tail current value, as shown in Table 3-3. TABLE 3-3: IOSC CONFIGURATION | IOSC Bits | Tail Current | Feedback | |-----------|--------------|----------| | 0.0 | Normal mode | Enabled | | 01 | 1/2 | Enabled | | 10 | 1/4 | Enabled | | 11 | 1/8 | Enabled | # 3.3 REFRESH (Three Bits, W1[2:0]) This parameter sets the value of the refresh rate of the ADC update. If the PWM output is selected then the PWM frequency is always equal to the ADC update rate. Also WDSCALE should be selected, as shown in Table 3-4. TABLE 3-4: REFRESH CONFIGURATION | Bit<br>Value | ADC1 and ADC2<br>Sampling Clock | PWM<br>Frequency | WDSCALE | |--------------|---------------------------------|------------------|---------| | 011 | F <sub>CLK</sub> /8 | 2 kHz | 001 | | 100 | F <sub>CLK</sub> /16 | 1 kHz | 001 | | 101 | F <sub>CLK</sub> /32 | 500 Hz | 010 | | 110 | F <sub>CLK</sub> /64 | 250 Hz | 011 | # 3.4 FILTER (One Bit, W2[15]) This bit selects the digital filter type. Setting the bit to '0' will set the filter type to SINC, while assigning a value of '1' will set the filter to SINC+FIR, as shown in Table 3-5. TABLE 3-5: FILTER CONFIGURATION | FILTER Bit | Filter Type | |------------|-------------| | 0 | SINC | | 1 | SINC+FIR | # 3.5 CLSEL (One Bit, W2[14]) When the CLSEL bit is set to '1', it swaps the Sine and Cosine inputs (CL1 and CL2). # 3.6 GMTCH (Seven Bits, W2[13:7]) The GMTCH bits set the value of the input channel gain mismatch correction used in input correction calculations. # 3.7 DCOS (Ten Bits, W2[6:0]W3[15:13]) These bits set the dynamic offset correction of the CL1 input channel used in input correction calculations. # 3.8 SCOS (Ten Bits, W3[12:3]) These bits set the offset correction of the CL1 input channel used in input correction calculations. # 3.9 DSIN (Ten Bits, W3[2:0]W4[15:9]) These bits set the offset correction of the CL2 input channel used in input correction calculations. # 3.10 SSIN (Ten Bits, W4[8:0]W5[15]) These bits set the dynamic offset correction of the CL2 input channel used in input correction calculations. # 3.11 OSCOMP (Ten Bits, W5[14:5]) These bits set the maximum amplitude of the oscillator swing used in the input correction calculations. The maximum value of the OSCOMP setting is 1023 at Step 1. ## 3.12 ORIGIN (Twelve Bits, W6[15:4]) Offset value of the system origin relative to fore-and-after position. This is not a DC output offset adjustment. # 3.13 HCLMP (Twelve Bits, W6[3:0]W7[15:8]) This parameter sets the high plateau level of output. When HCLMP > 0, the output will be clamped at this HCLMP value if the output swing (Pre\_Clamp value) can go above this level. It reduces the maximum output swing. Full-scale swing is achieved with HCLMP = 4095 and LCLMP = 0. # 3.14 LCLMP (Twelve Bits, W7[7:0]W8[15:12]) This parameter sets the low plateau level of output. The output is clamped at this level if the output swing can go below this level. The LCLMP value raises the minimum output value from zero. An output value of 'zero' is achieved with LCLMP = 0. Setting the value of LCLMP will override the HCLMP setting if both settings are crossed over. # 3.15 S0 (Twelve Bits, W8[11:0]) This parameter sets the slope of the first linearization segment. # 3.16 Xn and Yn (n = 1 to 7, Twelve Bits Each) Refer to the EEPROM map in Table 3-2. The value of the X and Y coordinates for the "n"-th linearization point. # 3.17 S7 (Twelve Bits, W19[7:0]W20[15:12]) These bits set the slope of the last linearization segment. # 3.18 TD (Thirteen Bits, W20[11:0]W21[15]) This parameter is reserved. # 3.19 TDHYST (Eight Bits, W28[7:0]) TDHYST is reserved. # 3.20 TDPOL (One Bit, W21[14]) This bit is reserved. # 3.21 TDMASK (Two Bits, W26[3:2]) This parameter is reserved. The value must be '00'. TABLE 3-6: TDMASK CONFIGURATION | Bit Value | Frame | Remarks | |-----------|----------|-----------| | 00 | None | TD is off | | 01 | Reserved | | | 10 | Reserved | | | 11 | Reserved | | # 3.22 DIAGMK (Twelve Bits, W21[13:2]) DIAGMK enables Fault detection, as shown in Table 3-7. When a bit is set to '1', Fault detection is enabled. When a bit is set to '0', the result is masked. TABLE 3-7: DIAGMK CONFIGURATION | Bit | Diagnostic Mask | |-----|-----------------------------------------------------------------------| | 0 | EEPROM reading back error (Note 1) | | 1 | MCU integrity check, ROM checksum, peripheral test, RAM test (Note 2) | | 2 | Firmware flow (Note 3) | | 3 | CL1, CL2 signal too low | | 4 | CL1, CL2 signal too high | | 5 | Reserved | | 6 | V <sub>IN</sub> POR error | | 7 | V <sub>DD</sub> failure | | 8 | CL1, CL2 open | | 9 | OSC1, OSC2 open | | 10 | OSC undervoltage | | 11 | OSC overvoltage | Note 1: EEPROM reading match failure. 2: Hardware integrity check failure. **3:** Firmware not executed in the correct order. # 3.23 SENTCLK (Two Bits, W21[1:0]) This parameter sets the SENT clock tick time period, as shown in Table 3-8. **TABLE 3-8: SENTCLK CONFIGURATION** | Bit Value | Tick Clock (µs) | |-----------|-----------------| | 00 | 3 | | 01 | 6 | | 10 | 12 | | 11 | 24 | # 3.24 SENTFCM (Four Bits, W22[15:12]) This parameter sets the sensor type and serial protocol, as shown in Table 3-9. TABLE 3-9: SENTFCM CONFIGURATION | Bit<br>Value | Protocol | |--------------|---------------------------------------------------------------------------------| | 0000 | Standard SENT | | 0001 | A1 – single sensor with error sets data nibble feature | | 0011 | A1 – single sensor without error sets data nibble feature | | 0100 | Reserved | | 0101 | | | 0110 | | | 0111 | | | 1000 | A3 or A4 with counter and invert copy of Data Nibble 1 at Data Nibble 6 | | 1001 | A4 with counter and '0' at Data Nibble 6 | | 1010 | A4 with no counter and invert copy of Data<br>Nibble 1 at Data Nibble 6 | | 1011 | A4 with no counter and '0' at Data Nibble 6 | | 1100 | A3 with counter and Data Nibble 6 as in 15- n1. Slow channel sends out ram_DIAG | # 3.25 SENTREFR (Eleven Bits, W22[11:1]), SENTPPE (One Bit, W22[0]) The SENTREFR and SENTPPE parameters are SENT constant clock ticks synced with the pause pulse. W22[0] is used to set the pause pulse. If this bit is set to '0', it disables the SENT pause pulse. If the bit is set to '1', the SENT pause pulse is enabled. The SENT message is synced with a selectable constant period of clock ticks. The SENT message syncs with selectable length based on clock ticks and is defined in 11 bits on SENTREFR. Bits[10:0] set the number of clock ticks. All '0's set 0 clock ticks and all '1's set 2023 clock ticks. # 3.26 SENTSCM (Two Bits, W23[15:14]) This parameter sets the SENT serial message, as shown in Table 3-10. **TABLE 3-10: SENTSCM CONFIGURATION** | Bit<br>Value | Configuration | |--------------|---------------------------------------------------------------------| | 00 | Serial message is off | | 01 | Serial message is on in short format | | 10 | Serial message is on with enhanced format, 12-bit data and 8-bit ID | | 11 | Serial message is on with enhanced format, 16-bit data and 4-bit ID | # 3.27 MSGMUX (One Bit, W23[13]) If the bit is set to '0', message MUX is disabled. Set this bit to '1' if PSI5 and the SENT serial channel message are enabled. # 3.28 DIAGPOL (One Bit, W23[12]) This bit sets the Fault mode output level. It must be kept '0': - '0': Fault mode outputs logic low - '1': Fault mode outputs logic high # 3.29 PSI5FR (Three Bits, W23[11:9]) This parameter sets the PSI5 frame, as shown in Table 3-11. **TABLE 3-11: PSI5FT CONFIGURATION** | Bit<br>Value | Frame | |--------------|-----------------------------------------| | 000 | Disable PSI5 frame | | 001 | Enable PSI5 frame and set the size to 1 | | 010 | Enable PSI5 frame and set the size to 2 | | 011 | Enable PSI5 frame and set the size to 3 | | 100 | Enable PSI5 frame and set the size to 4 | # 3.30 PSI5STS (Two Bits, W23[8:7]) This parameter sets the PSI5 status, as shown in Table 3-12. **TABLE 3-12: PSI5STS CONFIGURATION** | Bit<br>Value | Status | |--------------|------------------------------------------| | 00 | Disable PSI5 status | | 01 | Enable PSI5 status and set the size to 1 | | 10 | Enable PSI5 status and set the size to 2 | # 3.31 PSI5MSG (Two Bits, W23[6:5]) This parameter sets the PSI5 serial message, as shown in Table 3-13. **TABLE 3-13: PSI5MSG CONFIGURATION** | Bit<br>Value | Configuration | |--------------|-----------------------------------------------------------| | 0.0 | Serial message is off | | 01 | Serial message is on, size is set to 2 | | 10 | Serial message format is set to 12-bit data with 8-bit ID | | 11 | Serial message format is set to 16-bit data with 4-bit ID | # 3.32 **PSI5ERRCS** (One Bit, W23[4]) This parameter is the PSI5 error check selection bit. Configuration is shown in Table 3-14. TABLE 3-14: PSI5ERRCS SELECTION | Bit Value | Error Check | |-----------|--------------| | 0 | 3-bit CRC | | 1 | 1-bit parity | # 3.33 PSI5DRB (Four Bits, W24[3:0]) This parameter sets PSI5 Data Region B and its size, as shown in Table 3-15. TABLE 3-15: PSI5DRB CONFIGURATION | IADLL | 0-10. I GIODINO CONTIDUINATION | |--------------|-------------------------------------------------------| | Bit<br>Value | Description | | 0000 | Disable PSI5 Data Region B | | 0001 | Enable PSI5 Data Region B and set the size to 1 bit | | 0010 | Enable PSI5 Data Region B and set the size to 2 bits | | 0011 | Enable PSI5 Data Region B and set the size to 3 bits | | 0100 | Enable PSI5 Data Region B and set the size to 4 bits | | 0101 | Enable PSI5 Data Region B and set the size to 5 bits | | 0110 | Enable PSI5 Data Region B and set the size to 6 bits | | 0111 | Enable PSI5 Data Region B and set the size to 7 bits | | 1000 | Enable PSI5 Data Region B and set the size to 8 bits | | 1001 | Enable PSI5 Data Region B and set the size to 9 bits | | 1010 | Enable PSI5 Data Region B and set the size to 10 bits | | 1011 | Enable PSI5 Data Region B and set the size to 11 bits | | 1100 | Enable PSI5 Data Region B and set the size to 12 bits | # 3.34 PSI5DRA (Four Bits, W24[15:12]) This parameter sets Data Region A, as shown in Table 3-16. TABLE 3-16: PSI5DRA CONFIGURATION | Bit<br>Value | Description | |--------------|----------------------------------------| | 0000 | Set PSI5 Data Region A size of 10 bits | | 0001 | Set PSI5 Data Region A size of 11 bits | | 0010 | Set PSI5 Data Region A size of 12 bits | | 0011 | Set PSI5 Data Region A size of 13 bits | | 0100 | Set PSI5 Data Region A size of 14 bits | | 0101 | Set PSI5 Data Region A size of 15 bits | | 0110 | Set PSI5 Data Region A size of 16 bits | | 0111 | Set PSI5 Data Region A size of 17 bits | | 1000 | Set PSI5 Data Region A size of 18 bits | | 1001 | Set PSI5 Data Region A size of 19 bits | | 1010 | Set PSI5 Data Region A size of 20 bits | | 1011 | Set PSI5 Data Region A size of 21 bits | | 1100 | Set PSI5 Data Region A size of 22 bits | | 1101 | Set PSI5 Data Region A size of 23 bits | | 1110 | Set PSI5 Data Region A size of 24 bits | # 3.35 PSI5REFR (Eleven Bits, W24[11:1]) This parameter sets the PSI5 refresh rate. Bits[10:0] set the bit time. All '0's set 0 bit times and all '1's set 2023 bit times. Single PSI5 frame length is from 13 bit times to 33 bit times, plus at least 3 bit times for gap time. The refresh rate is defined as the user-selected single PSI5 frame length including gap time. The hardware takes this number, minus the user-selected format length, with a minimum gap time of three bit times, then compensates the rest as gap time. # 3.36 PSI5BR (One Bit, W24[0]) This bit sets the PSI5 bit time rate, as shown in Table 3-17. **TABLE 3-17: PSI5BR CONFIGURATION** | Bit Value | Bit Time Rate | |-----------|---------------| | 0 | 125 kbps | | 1 | 189 kbps | # 3.37 IOSEL (Fifteen Bits, W25[15:1]) The IOSEL bits provide the various output selection options. Table 3-18 shows the IOSEL bits versus output option. Factory default is Safety mode on. **TABLE 3-18: IOSEL BITS CONFIGURATION** | | IO1 Output | | IO2 Output | | IO3 Output | |---------------|---------------------------------------------------|---------------|------------------------------------------------|---------------|---------------------------------------------------| | Bits | Remarks | Bits Remarks | | Bits | Remarks | | bit 12 | 1 = IO1 Safety mode on<br>0 = IO1 Safety mode off | bit 13 | 1 = IO2 Safety mode on 0 = IO2 Safety mode off | bit 14 | 1 = IO3 Safety mode on<br>0 = IO3 Safety mode off | | | bits 3-0 | | bits 7-4 | | bits 11-8 | | Bit<br>Values | Setting | Bit<br>Values | Setting | Bit<br>Values | Setting | | 1101 | TD | 1101 | TD | 1101 | TD | | 1100 | Reserved | 1100 | Reserved | 1100 | OD SENTB | | 1011 | Reserved | 1011 | Reserved | 1011 | OD PWMB | | 1010 | OD SENT | 1010 | OD SENT | 1010 | OD SENT | | 1001 | OD PWM | 1001 | OD PWM | 1001 | OD PWM | | 0111 | PP PWM | 0111 | PP PWM | 0111 | PP PWM | | 0110 | PP PWMB | 0110 | PP PWMB | 0110 | PP PWMB | | 0101 | PP SENT | 0101 | PP SENT | 0101 | PP SENT | | 0100 | PP IO1 | 0100 | PP IO2 | 0100 | PP IO3 | | 0011 | Analog, PGA2, V <sub>IN</sub> /2 | 0011 | Analog, PGA2, V <sub>IN</sub> /2 | 0011 | Reserved | | 0010 | 0 Analog, PGA1, V <sub>IN</sub> /2 | | Analog, PGA1, V <sub>IN</sub> /2 | 0010 | Reserved | | 0001 | Analog, PGA2, V <sub>DD</sub> /2 | 0001 | Analog, PGA2, V <sub>DD</sub> /2 | 0001 | PSI5 | | 0000 | Analog, PGA1, V <sub>DD</sub> /2 | 0000 | Analog, PGA1, V <sub>DD</sub> /2 | 0000 | Analog DAC | # 3.38 OSCDFB (One Bit, W25[0]) This bit is used to set the oscillator tail current feedback control loop. If the bit is set to '0', the analog signal is fed to the oscillator circuit. If the bit is set to '1', then the value on the OSCDAC of the EEPROM is fed to the oscillator circuit. This functionality is not available when Analog mode on IO3 is selected. # 3.39 OSCDAC (Twelve Bits, W26[15:4]) This parameter is used to set the value of the oscillator tail current control when the OSCDFB bit is set to '1'. The lower 11 bits determine the oscillator tail current. The upper bit must be set to '0'. This functionality is not available when Analog mode on IO3 is selected. # 3.40 EELOCK (Two Bits, W26[1:0]) There are two lock bits (W26[1:0]). If the LSB lock bit is set to '1', then the EEPROM cannot be written unless IO4 is pulled high to overwrite the EELOCK setting. # 3.41 MESSAGE (Sixteen Bits, W27[15:0]) SENT/PSI5 Serial Message Configuration bits. The hardware takes data from the MSB to the LSB. The user inputs the contents of the serial message. # 3.42 MSGID (Eight Bits, W28[15:8]) Serial Message ID for SENT or PSI5 serial message. The user inputs the Serial Message ID content from the MSB to the LSB. # 3.43 ADC10IN (One Bit, W29[15]) ADC10 monitor selection bit. The default setting of '1' configures the device to monitor exciter voltage. Setting this bit to '0' enables the internal temperature sensor. # 3.44 CLCHK (One Bit, W29[14]) The CLCHK bit sets the CL1/CL2 input range check. The CL1/2 input range check is disabled when the CLCHK bit is set to '1'. # 3.45 WDSCALE (Three Bits, W29[13:11]) WDSCALE is used to adjust the Watchdog Timer when the various refresh rate options are selected. **TABLE 3-19: WDSCALE CONFIGURATION** | Bit Value | WDSCALE | Refresh | Remarks | |-----------|---------|----------------|---------| | 000 | 0 | | | | 001 | 1 | 2 kHz<br>1 kHz | Default | | 010 | 2 | 500 Hz | | | 011 | 3 | 250 Hz | | | 100 | 4 | _ | | | 101 | 5 | _ | | | 110 | 6 | | | | 111 | 7 | _ | | # 4.0 THEORY OF OPERATION #### 4.1 General Information The LX3302A is a highly integrated programmable data conversion IC designed for interfacing to, and managing of, inductive sensors. The device includes an integrated oscillator circuit for driving the primary coil of an inductive sensor, along with two independent analog conversion paths for conditioning, converting and processing of two analog signals from the secondary coils of the PCB sensor. Each path includes an EMI filter, demodulator, anti-alias filter, programmable amplifier, and a 13-bit Sigma-Delta Analog-to-Digital converter before the DSP. DSP peripherals include a SENT serial interface, PSI5 serial interface, programmable PWM controller and a 12-bit Digital-to-Analog Converter. ## 4.2 Oscillator The on-chip oscillator provides a carrier signal for driving the primary coil of the inductive sensor via pins, OSC1 and OSC2. The carrier signal is generated by an internal current source, which resonates with the primary inductor and external capacitors (which form a tank circuit). The oscillator operates over a frequency range from 1 MHz to 5 MHz, as shown in Equation 4-1. ## **EQUATION 4-1:** $$f = \frac{1}{2\pi\sqrt{LC}}$$ Where: L = Inductance of Coil C = Tanking Capacitance The value of the inductor L is the most critical element in the cross-coupled LC tank oscillator. Because the inductance is relatively low, the parasitic resistance of L can dominate and impact the ability to maintain oscillation. As such, the value of inductor L should be as large as possible and with a high Q factor. Small clearance of PCB traces of primary coil contributes significant parasitic capacitance to the tank circuit. The resonant frequency is the result of total equivalent capacitance in the circuit. An external capacitor for the tanking circuit should be C0G or NP0-type, low-ESR at 1 to 6 MHz and rated 50V. In most applications, the inductor L is implemented as traces on a Printed Circuit Board (PCB). Depending on the processing of the PCB, the height and width of the trace will vary, resulting in a variation of the inductance L and of the parasitic resistance. Because these variations will change from PCB to PCB, it is necessary to calibrate each sensor PCB independently. Care should be taken to select a PCB source which can achieve manufacturing tolerances required by a given set of system requirements. The amplitude of the carrier signal is a function of the primary coil tank circuit configuration, and feedback of the secondary coil signals from the CL1 and CL2 inputs. The shoulder signals of the tank circuit are protected by an internal clamp circuit. It will distort the sinusoidal waveform if the tank circuit and secondary coil feedback signal are not within design limits. In order to detect system Faults, the IC monitors the amplitude of the carrier signal on pin OSC1. When the amplitude is above or below the specified amplitude (reference the VOSC OV and VOSC UV parameters in the Electrical Characteristics section), the output pin will be forced either to 0V or high, depending on the DIAGPOL setting, if the DIAGMK parameter is set to 0xFFF and IOSEL is set to Safety mode. This output level indicates a system Fault. When initially calibrating a sensor, the voltage on OSC1 should be monitored in order to verify that the amplitude is within the specified range. If the OSC1 voltage is too high, the signal levels at CL1 and CL2 may be too low. If the OSC1 voltage is too low, the signal levels at CL1 and CL2 may be too high. The optimal level of OSC1 is about 6.5 Vpp, at typical airgap distance, from the target surface to the sensor coil surface. # 4.3 Demodulator, Programmable Gain Amplifier and Anti-Alias Filter Pins, CL1 and CL2, are the inputs to the AFE block. The programmable gain amplifier features four bits of range, where the '0000' default value corresponds to a gain of 3.125 (total gain is 21.875). Bit value percentage changes that can be applied to the 3.125 default gain value are shown in Table 4-1. TABLE 4-1: PROGRAMMABLE GAIN AMPLIFICATION SETTING | Bit# | Function | |------|-------------------| | 0 | 3% Amplification | | 1 | 6% Amplification | | 2 | 12% Amplification | | 3 | 24% Amplification | The output of the amplifier goes through a low-pass anti-aliasing filter prior to input to the Sigma-Delta ADC. # 4.4 Sigma-Delta ADC with Digital Filters Each analog path includes a 13-bit Sigma-Delta Analog-to-Digital Converter (ADC). The sampling frequency for the ADC is derived from the main clock by the REFRESH bits in the Configuration EEPROM. The ADC decimation filter includes a SINC filter and a half-band FIR filter. The SINC filter provides -40 dB of stop-band attenuation. Because the SINC filter does not provide the same sharp response as a finite/infinite filter response, a half-band FIR filter is also provided. The drawback of the FIR filter is that it adds delay to the input signal, and this delay depends on the number of coefficients and the output data rate. The half-band FIR filter can be selected by the "FILTER" setting in the Configuration EEPROM. #### 4.5 Embedded CPU The LX3302A includes an embedded 32-bit micro-controller core, which is used to perform filtering and math functions on the digitized samples from the ADCs. The MCU executes a set of preprogrammed filtering and math functions which can be selected by setting the appropriate bits in the on-chip Configuration EEPROM. Also included in the on-chip Configuration EEPROM are system calibration and linearization coefficient bits. The device includes a Watchdog Timer, which will reset the chip if the MCU is unable to reset the Watchdog Timer within the preprogrammed period. Note that the Watchdog Timer time-out is automatically scaled with the refresh rate of the ADCs. # 4.6 Configuration EEPROM The LX3302A includes a user-programmable, $32 \times 16$ bits EEPROM for storing configuration parameters into nonvolatile memory. Two EEPROM Programming modes are provided: $V_{IN}$ EEMode and Digital EEMode. # 4.6.1 V<sub>IN</sub> EEMODE $V_{IN}$ EEMode uses $V_{IN}$ as the power line communication with CLK and DATA. The device is placed into EEPROM Programming mode ( $V_{IN}$ EEMode) by increasing the voltage on the $V_{IN}$ pin to 15.3V. Note that a delay of 200 $\mu$ s ( $t_2$ ) from power-on must be observed before EEPROM Programming mode is entered. Also, maximum delay time should be less than 12 ms. Data are represented by one of two voltage levels on the $V_{IN}$ pin: a '1' is represented by increasing the $V_{IN}$ voltage to 17.5V, while a '0' is represented by decreasing the $V_{IN}$ voltage to 13V. The voltage for a given bit must be held for a minimum duration of 20 $\mu$ s (t<sub>3</sub>), and between each bit, the voltage must return to 15.3V for a minimum of 20 $\mu$ s (t<sub>4</sub>) (see Figure 4-1). FIGURE 4-1: EEPROM Decoder Block Diagram. The first five bits sent in EEMode are the command bits, followed by the address bits, which correspond to the logic level of the selected I/O pin and to the reversed five command bits. The programming commands are only executed if the address bits and selected I/O pin logic level match. The LX3302A uses the Watchdog Timer to provide the timer for Programming Write/Read or Test mode operation. It is required to complete the EEPROM programming or ADC test before the Watchdog Timer time-out. If the timer times out before the programming operation has been completed, IC operation will be locked and it may be unable to access the device due to an incomplete data write. FIGURE 4-2: V<sub>IN</sub> EEMode Programming Diagram. #### 4.6.2 DIGITAL EEMode Digital EEMode uses IO4 as EEMode enable, IO1 as CLK and IO2 as data. IO3 is used as an address pin and EEPROM data output pin. The device is placed into EEPROM Programming mode (Digital EEMode) by increasing the voltage on the IO4 pin to 3.3V. The timing diagram between IO4, IO1, IO2 and IO3 is shown in Figure 4-3. IO4 must be present prior to $V_{IN}$ being applied ( $t_{1a}$ ). Note that a delay of 200 $\mu$ s ( $t_{2a}$ ) from power-on must be observed after clocking. Also, maximum delay time should be less than 12 ms. Data/clock should be a minimum duration of 20 $\mu$ s ( $t_3$ ) and the off duration should be a minimum of 20 $\mu$ ( $t_4$ ). FIGURE 4-3: Digital EEPROM Timing Diagram. The first five bits sent in EEMode are the command, followed by the address bits, which correspond to the logic level of the IO3 pin and the reversed five command bits. The programming commands are only executed if the address bits and IO3 pin logic level match. The LX3302A employs the Watchdog Timer to provide a timer for Programming Write/Read or Test mode operation. It is required to complete the EEPROM programming or ADC test before the Watchdog Timer time-out. If the timer times out before the programming operation completion, then it will lock IC operation and it may be unable to access the device due to an incomplete data write. After completion of EEPROM writing, in order to read written EEPROM parameters, $V_{\text{IN}}$ has to be disabled until the IC enters Reset. Reset time is dependent upon $V_{\text{DD}}$ bypass capacitance and $V_{\text{IN}}$ bypass capacitance discharge time. # 4.6.3 EEMode COMMANDS AND OPERATION To enter the EEPROM Writing mode, with selected I/O without PSI5 mode for $V_{\rm IN}$ EEMode or with IO3 for Digital EEMode, the user has to enter the EEMode and send the command as shown below. The user must first enter a 12-bit command, followed by 32 words, starting from the LSB of WORD0 and finishing with the MSB of WORD31, and 21 bits of checksum of the 32 words. If the checksum is wrong, the EEPROM will not be erased or written. The address input is the selected I/O pin for $V_{\text{IN}}$ EEMode or the IO3 pin for Digital EEMode. Note that the command starts from B0, B1, B2, B3, B4, Addr, Addr, B4, B3, B2, B1, B0 and so on. The following tables show an example of EEPROM writing with Addr = 1. #### **EXAMPLE 4-1:** | Command | | | Addr | Addr | | Со | mma | and | | W | OR. | D0 | V | /ORI | 01 | | | | |---------|----|----|------|------|-----|-----|-----|-----|----|----|-----|-----|---|------|-----|--|-----|----| | В0 | B1 | B2 | ВЗ | B4 | | | В4 | ВЗ | B2 | B1 | B0 | B0 | | B15 | B0 | | B15 | | | 1 | 0 | 0 | 0 | 0 | 0/1 | 0/1 | 0 | 0 | 0 | 0 | 1 | 0/1 | | 0/1 | 0/1 | | 0/1 | ١. | | <br>W | ORE | 31 | Che | ecks | sum | |---------|-----|-----|-----|------|-----| | <br>B0 | | B15 | B0 | | B20 | | <br>0/1 | | 0/1 | 0/1 | | 0/1 | To enter the EEPROM Writing mode with IO3 and PSI5 mode ( $V_{IN}$ EEMode only), the user must enter EEMode and send the command as shown below. Send the 12-bit command, '0010 0000 0100', followed by 32 words, starting from the LSB of WORD0 and ending with the MSB of WORD31, then followed by a 21-bit checksum of the 32 words. If the checksum is wrong, the EEPROM will not be erased or written. The address input is the IO3 pin. Note that the command starts from B0, B1, B2, B3, B4, Addr, Addr, B4, B3, B2, B1, B0 and so on. An example of writing to EEPROM with IO3 and Addr(CS) = 0 follows. #### **EXAMPLE 4-2:** | | Со | mma | and | | Addr | Addr | | Command WORD0 WOR | | | WORD0 | | | OR | D1 | | | | |----|----|-----|-----|----|------|------|----|-------------------|----|----|-------|-----|--|-----|-----|--|-----|---| | В0 | B1 | B2 | В3 | B4 | | | B4 | В3 | B2 | B1 | B0 | B0 | | B15 | B0 | | B15 | | | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0/1 | | 0/1 | 0/1 | | 0/1 | İ | | <br>W | ORD | 31 | Ch | ecks | sum | |---------|-----|-----|-----|------|-----| | <br>B0 | | B15 | B0 | | B20 | | <br>0/1 | | 0/1 | 0/1 | | 0/1 | To enter the EEPROM Read-Out mode from the selected I/O pin, no PSI5 mode enabled, the user must first enter EEMode and send the 12-bit command as shown below (for example: '1010 0xx0 0101'). ## **EXAMPLE 4-3:** | Command | | | | | Addr | Addr | | Co | mma | and | | W | OR | D0 | W | OR | D1 | | W | |---------|----|----|----|----|------|------|----|----|-----|-----|----|-----|----|-----|-----|----|-----|---------|-----| | В0 | B1 | B2 | ВЗ | B4 | | | В4 | ВЗ | B2 | B1 | B0 | B0 | | B15 | B0 | | B15 | <b></b> | B0 | | 1 | 0 | 1 | 0 | 0 | 0/1 | 0/1 | 0 | 0 | 1 | 0 | 1 | 0/1 | | 0/1 | 0/1 | | 0/1 | ] | 0/1 | | W | ORD | 31 | Checksum | | | | | |-----|-----|-----|----------|--|-----|--|--| | B0 | | B15 | B0 | | B20 | | | | 0/1 | | 0/1 | 0/1 | | 0/1 | | | Once the 12 command bits have been sent, the outputs are reactivated and the selected I/O pins will have transitioned to logic high. To serial out the data, a clock pulse has to be sent on $V_{\text{IN}}$ . After each clock, the next bit is sent to the output, starting with bit 0 of WORD0 to bit15 of WORD31. After bit 15 of WORD31 has been read, it will send the 21-bit checksum of WORD0 to WORD31 of EEPROM. An extra clock at the end will output logic low. To enter the EEPROM Read-out mode from IO3, PSI5 mode enabled, the user has to enter EEMode and send the command ('0001 0000 1000') as shown below. ## **EXAMPLE 4-4:** | | | Addr | Addr | | mma | and | | w | OR | D0 | V | /ORI | 01 | | | | | | |----|----|------|------|----|-----|-----|----|----|----|----|----|------|----|-----|-----|--|-----|----| | B0 | B1 | B2 | ВЗ | B4 | | | B4 | ВЗ | B2 | B1 | B0 | B0 | | B15 | B0 | | B15 | ١. | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0/1 | | 0/1 | 0/1 | | 0/1 | ]. | | <br>W | ORD | 31 | Checksum | | | | | | |---------|-----|-----|----------|--|-----|--|--|--| | <br>B0 | | B15 | В0 | | B20 | | | | | <br>0/1 | | 0/1 | 0/1 | | 0/1 | | | | Once this 12-bit command has been sent, the outputs are reactivated and the IO3 pin will have transitioned to logic high. To serial out the data, a clock pulse must be sent on $V_{\text{IN}}$ . After each clock, the next bit is sent to the output, starting with bit 0 of WORD0 to bit 15 of WORD31. After bit 15 of WORD31 has been read, the 21-bit checksum of WORD0 to WORD31 of EEPROM will be sent. An extra clock at the end will output logic low. Note that when the data outputs high to IO3, it will turn on the PSI5 current sink; so if the power supply cannot provide enough current, $V_{\text{IN}}$ will be dropped. If it falls below the UVLO threshold, the IC operation will be reset. Table 4-2 lists the 12-bit commands for EEPROM programming. TABLE 4-2: EEPROM PROGRAMMING COMMANDS<sup>(1)</sup> | | # | В0 | D4 | B2 | В3 | В4 | В5 | В6 | В7 | В8 | В9 | B10 | D44 | Command | Description | |-------------|---|----|----|----|----|----|-------|-------|----|----|----|-----|-----|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | | # | Вυ | ВΊ | DZ | БЭ | D4 | (c/s) | (c/s) | Dί | Во | 9 | БТО | БП | Command | Description | | V/D | 1 | 1 | 0 | 0 | 0 | 0 | 0/1 | 0/1 | 0 | 0 | О | 0 | 1 | Write EEPROM on IO3, no PSI5 enabled | V <sub>IN</sub> or Data sends the 12-bit<br>command, then 512 EEPROM bits to<br>be written, plus 21 bits of checksum.<br>Use IO3 as address bit input. | | ٧ | 2 | 0 | 1 | 0 | 0 | 0 | 0/1 | 0/1 | 0 | 0 | 0 | 1 | 0 | Write EEPROM on IO1 | V <sub>IN</sub> sends the 12-bit command, then 512 EEPROM bits to be written, plus 21 bits of checksum. Use IO1 pin as address bit input. | | V | 3 | 1 | 1 | 0 | 0 | 0 | 0/1 | 0/1 | 0 | 0 | О | 1 | 1 | Write EEPROM on IO2 | V <sub>IN</sub> sends the 12-bit command, then 512 EEPROM bits to be written, plus 21 bits of checksum. Use IO2 pin as address bit input. | | <b>&gt;</b> | 4 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | Write EEPROM on IO3, PSI5 mode | V <sub>IN</sub> sends the 12-bit command, then 512 EEPROM bits and the 21-bit checksum. IO3 is the CS input. Addr(c/s) must be '0'. | | V/D | 5 | 1 | 0 | 1 | 0 | 0 | 0/1 | 0/1 | 0 | 0 | 1 | 0 | 1 | Read out EEPROM<br>on IO3, no PSI5<br>enabled | V <sub>IN</sub> or Data sends the 12-bit<br>command, then 512 EEPROM bits<br>plus the 21-bit checksum. Clocked out<br>on IO3. | | V | 6 | 0 | 1 | 1 | 0 | 0 | 0/1 | 0/1 | 0 | 0 | 1 | 1 | 0 | Read out EEPROM<br>on IO1 | V <sub>IN</sub> sends the 12-bit command, then 512 bits of EEPROM plus 21 bits of checksum. Clocked out on IO1. | | V | 7 | 1 | 1 | 1 | 0 | 0 | 0/1 | 0/1 | 0 | 0 | 1 | 1 | 1 | Read out EEPROM<br>on IO2 | V <sub>IN</sub> sends the 12-bit command, then 512 EEPROM bits plus the 21-bit checksum. Clocked out on IO2. | | ٧ | 8 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | Read out EEPROM<br>on IO3, PSI5 mode | V <sub>IN</sub> sends the 12-bit command, then 512 EEPROM bits plus the 21-bit checksum. IO3 is the CS input. Addr(c/s) must be '0'. | | V/D | 9 | 1 | 0 | 0 | 1 | 0 | 0/1 | 0/1 | 0 | 1 | 0 | 0 | 1 | Read back<br>temperature data | V <sub>IN</sub> or Data sends the 12-bit command, then 10 bits of temperature data are clocked out on IO3. | **Note 1:** $V = V_{IN}$ EEMode, D = Digital EEMode. #### 4.6.4 CHECKSUM CALCULATION The checksum of the 512-bit EEPROM data can be calculated as shown in Example 4-5. "wordn" is the EEPROM word number from 0 to 31. By adding 32 words of EEPROM data, 21 bits of checksum data will be generated as Hex. # **EXAMPLE 4-5:** ``` Uint32 check_sum =0U; for(wordn=0U;wordn<32U;wordn++) { a = read_word((uint32_t)wordn, EEPROM_RD); check_sum += a; /* EEPROM checksum */ }</pre> ``` #### 4.7 PWM Controller A 16-bit digital PWM controller is implemented on the chip. The module allows the user to time and control different events. It can generate a pulse-width modulated signal of varying period and duty cycle. The PWM module has a 3-bit prescalar to divide down the MCU clock signal. PWM frequency is selected by "REFRESH" on the Configuration EEPROM. PWM mode can be set by "IOSEL". When PWM is selected, a pull-up resistor between the IO1/2/3 pin and $V_{\text{IN}}$ or $V_{\text{DD}}$ is needed; 10 $k\Omega$ is recommended. PWM frequency is trimmed at factory. # 4.8 12-Bit DAC A 12-bit Digital-to-Analog Converter (DAC) is implemented on the chip. When the OSCFB bit is set to '0' and the IO3 pin is set for "Analog", this DAC provides the analog output of the measured sensor data. In this mode, the voltage reference for the DAC is $V_{\text{IN}}$ . When the OSCFB bit is set to '1', this DAC sets the magnitude of oscillator tail current based upon the value of the OSCDAC bits in the Configuration EEPROM. Note that DAC control of the oscillator tail current is not available when Analog Output mode on IO3 is selected. # 4.9 SENT (SAE J2716) The LX3302A supports the SAE J2716 JAN2010 SENT standard. It is implemented with the inductive sensor requirement only, with one 16-bit serial message. SENT is an acronym for Single-Edge Nibble Transmission, which consists of transmitting eight nibbles (one nibble equals four bits) in sequence. Each nibble is coded using a PWM output referenced to the falling edge. SENT is a point-to-point unidirectional scheme from sensor device to controller. The series of transmitted pulses are measured from falling edge to falling edge (clock tick) with a programmable time granularity of 3 $\mu$ s, 6 $\mu$ s, 12 $\mu$ s and 24 $\mu$ s. Each nibble has a defined PWM cycle output. The output is driven low (after the falling edge) for five clock ticks first and then driven high for seven clock ticks, plus N clock ticks, where N is the decimal value of the nibble. For example, when transmitting a nibble value of 0 (minimum), the output is driven low for five clock ticks then driven high for seven clock ticks. The total period for the shortest nibble (n = 0) is therefore, 12 clock ticks, as shown in Figure 4-4. FIGURE 4-4: Timing Diagram for Nibble Value = 0d. For example, when transmitting a nibble value of 15 (maximum), the output is driven low for five clock ticks, then driven high for 22 (7+15) clock ticks. The total period for the longest nibble (n = 15) is therefore, 27 clock ticks as shown in the following figure. FIGURE 4-5: Timing Diagram for Nibble Value = 15d. ## 4.9.1 TRANSMISSION SEQUENCE The transmission sequence for the SENT feature is: - Calibration/synchronization pulse period of 56 clock ticks. - One 4-bit status and serial communication nibble pulse of 12 to 27 clock ticks. - A sequence of six 4-bit data nibble pulses (12 to 27 clock ticks each) representing the values of the signal(s) to be communicated. - 4. One 4-bit checksum nibble pulse of 12 to 27 clock ticks. Without a pause pulse, one transmission consists of 154 to 270 clock ticks. The transmission rate depends on firmware operation. FIGURE 4-6: Encoded SENT Format for 0x416. #### 4.9.2 CALIBRATION PULSE - The 56 clock ticks period consists of 5 clock ticks driven low plus 51 clock ticks driven high. - 2. The period is measured by the receiving module to calibrate/synchronize the clock time. #### 4.9.3 STATUS NIBBLE The status bits represent the sensor error status, as follows: - Bit 3 (MSB): Message start = 1, otherwise '0' or serial data message bit - · Bit 2: Serial data message bit - Bits 1, 0: Reserved for specific application. See Table 4-3. TABLE 4-3: STATUS NIBBLE<sup>(1)</sup> | Status Nibble | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------------------------|-----------------|-----------------|-----------------|-----------------| | SENT Mode '000'<br>Standard | Reserved as '0' | Reserved as '0' | Reserved as '0' | Reserved as '0' | | SENT Mode A.1 | Reserved as '0' | Reserved as '0' | TPS2 Error = 1 | TPS1 Error = 1 | | SENT Mode A.3 | Reserved as '0' | Reserved as '0' | Always '0' | Error = 1 | | SENT Mode A.4 | Reserved as '0' | Reserved as '0' | Always '0' | Error = 1 | **Note 1:** For proper detection of sensor error, status bits 1 and 0 must be used for error detection. Using Standard mode (SENTCFM = 0000) for error detection required applications is not recommended. The LX3302A supports two serial message formats: 1. Short Serial Message Format: Serial data are transmitted in a 16-bit sequence in Status Nibble Bit 2, as shown in Figure 4-7. The starting bit of a serial message is indicated by a '1' in bit 3, then for the next 15 frames, bit 3 = 0. The 16-bit message consists of a 4-bit Message ID nibble, 8 bits of data and a 4-bit CRC checksum. The CRC checksum is derived for the Message ID and 8-bit data, and is the same checksum algorithm as used to calculate the SENT CRC nibble. The Message ID is used to identify the type of data being communicated in the 8-bit data transmission. Please refer to JAE2716 JAN 2010 for details. Data transmitted in bit 2 are sent from Most Significant Bit to Least Significant Bit. FIGURE 4-7: Short Serial Message Format. ## 2. Enhanced Serial Message Format: The other serial message format option is enhanced serial message format. It is used for a larger data field and larger ID message. Both bit 2 and bit 3 are used for this format. It stretches over 18 consecutive SENT messages, as shown in Figure 4-8. This 18 consecutive messages start with the fixed pattern, '1111110', in bit 3. Bit 3 of the 7th, 13th and 18th message frames is set to '0'. All data are transferred from MSB to LSB. The serial message frame contains 21 bits of payload data. Two different configurations can be chosen determined by bit 3 of the 8th frame. - 12-bit data and 8-bit Message ID (Configuration bit = 0, Figure 4-9) - 16-bit data and 4-bit Message ID (Configuration bit = 1, Figure 4-10) FIGURE 4-8: Enhanced Serial Message Format. FIGURE 4-9: 12-Bit Data and 8-Bit Message ID. FIGURE 4-10: 16-Bit Data and 4-Bit Message ID. The CRC for the enhanced serial message format is described in Figure 4-11. This CRC value is computed as a function of the contents of serial data message bits #2 and #3 for frames 7 to 18. See Figure 4-11 for CRC order and details. FIGURE 4-11: CRC for Enhanced Serial Message. The encoding is defined by the generating polynomial, $G(x) = x^6 + x^4 + x^3 + 1$ , with seed value, '010101'. For CRC generation, the message will be augmented by six zeros: $M_{CRC} = [m0 \ m1 \ m2 \ ...... \ m21 \ m22 \ m23 \ 0 \ 0 \ 0 \ 0 \ 0].$ #### 4.9.4 DATA NIBBLE SENT has six data nibbles. Register SENT\_data1 content is sent out as data nibbles 1 to 3. Register SENT data2 content is sent out as data nibbles 4 to 6. For standard SENT protocol, 12-bit sensor position information can be stored in the SENT\_data1 register and the same data are replicated in the SENT\_data2 register. The most significant nibble of each data is transmitted first. After the status nibble pulse, the first data nibble is transmitted, starting with five ticks driven low, followed by seven ticks driven high, then extended by the data nibble decimal ticks. The rest of the data nibbles are transmitted in the same manner. The LX3302A supports SENT A3 and A4 protocols and meets the following requirements: Sensor value is transmitted as a 12-bit value in this nibble order: Data nibble 1: MSN, Data nibble 2: MidN, Data nibble 3: LSN. - Data nibbles 4 and 5 are an 8-bit rolling counter (0 to 255) with rollover back to 0. Data nibble 4 is the MSN and data nibble 5 is the LSN of the counter value. There is a register bit in the internal EEPROM that can manually reset the counter. - 3. For the A3 protocol, data nibble 6 is the inverted copy of nibble 1 (15 minus nibble 1 value). - For the A4 protocol, data nibble 6 can be the same format as the A3 protocol or can be reset to zero. Data nibbles 4 and 5 are the rolling counter or set to all zeros. ## 4.9.5 CRC NIBBLE This section describes the recommended implementation and the legacy implementation of the CRC nibble. Recommended Implementation: The CRC nibble contains a 4-bit CRC of the data nibbles only. The "Status and Communication Nibble" is not included in the CRC calculation. The CRC is calculated using polynomial, $x^4 + x^3 + x^2 + 1$ , with a binary initialization value of '0101'. The augment message data are extended with four extra zero bits. 2. Legacy Implementation: The CRC checksum can also be implemented as a series of shift left by 4, followed by a 256 array look-up. (For detailed support, contact Microchip Technology.) ## 4.9.6 PAUSE PULSE (OPTIONAL) A pause pulse is an extra fill pulse which is transmitted after the CRC nibble. It is mainly used to create a SENT transmission with a constant number of clock ticks. Its length varies from 12 ticks (5 driven low plus 7 driven high) to 768 ticks (5 driven low plus 763 driven high). Once the pause pulse is enabled, two options are used to determine the length of the pause pulse. The first one is to sync the entire single SENT message length to either ADC\_SYNC or PWM. The second option is to sync the entire single SENT with a certain constant number of clock ticks, ranging from 166 to 1038. ## 4.9.7 PHYSICAL LAYER REQUIREMENTS The physical layer requirements are described in this section. 1. Transmission Rate: Transmission bit rate is variable depending on the clock tick period, data value and clock variance. The longest transmission time is 270 clock ticks or 972 $\mu$ s at a 3 $\mu$ s clock time period. At, 24.7 kbps, this is also the worst transmission rate. The shortest is 154 message clocks with a 64.9 kbps rate (not including serial data). 2. Clock Tolerance: Variation of maximum nibble time compared to the expected time derived from the calibration pulse time at a 3 $\mu$ s clock tick is $\leq$ 0.05 $\mu$ s. 3. Electrical Interface Requirements: The SENT signal is seen as a nominal 5V square wave signal, but for low radiated emissions purpose, signal shaping is required. To minimize ground and supply offset effects, the receiving device must provide a regulated 5V supply and ground reference to the LX3302A SENT pin. Figure 4-12 shows an example SENT test topology. The transmitter portion of these circuits is an example only and should not be taken as a direct implementation requirement. FIGURE 4-12: Example SENT Test Topology. ### 4. SENT Driver Requirements: The LX3302A's Single-Edge Nibble Transmissions need a push-pull pin as an output pin. The LX3302A SENT driver ensures that the signal rise and fall time requirements are met when driving into the receiver passive load. The LX3302A prevents damage from overvoltage or overcurrent conditions and switches off the SENT driver to prevent damage. In addition, an EMC filter consisting of a capacitor, followed by a resistor in series with the output pin, is recommended to attenuate RF energy coupled on the external signal line. ## 5. Fault Protection Modes: Short to GND. An impedance of less than $50\Omega$ between the line and ground is considered a short to ground. Upon removal of the Fault, the LX3302A resets and resumes normal operation Short to Supply. An impedance of less than $50\Omega$ between the line and $V_{OUT}$ is considered a short to $V_{IN}$ . Upon removal of the Fault, the LX3302A resets and resumes normal operation. # 4.10 PSI5 (Peripheral Sensor Interface) The LX3302A supports PSI5 technical specification V2.0 and substandard power train v2.0 with PSI5-AddP/CRC-tttt/n/L/H, where: - A = Asynchronous mode - dd = Number of data bits - P/CRC = Error detection - · Parity or CRC - tttt = Cycle time in µs (e.g., 500) - L/H = Bit rate (L = 125 kbps/H = 189 kbps) For error detection required applications, it is recommended to use status bit information to detect the error status of a sensor. The Peripheral Sensor Interface (PSI5) is an interface developed for automotive applications. Key features include: - · Two-wire current interface - · Manchester coded digital data transmission - · High EMC immunity and low emissions - · 10 to 28-bit payload data word length - · Asynchronous mode # 4.10.1 GENERAL REQUIREMENTS The LX3302A's required input voltage to compile with the PSI5 protocol is from 4V to 11V. Since PSI5 is an open protocol, each section of the frame format, including status, serial messaging channel, frame control, Data Region B and Data Region A, needs to have its own register to turn on and off the optional section, output any data and be able choose variable length. The goal is to ensure the LX3302A has the flexibility to meet any requirement within PSI5 protocol. # 4.10.2 TRANSMISSION SEQUENCE A "low" level is represented by the normal quiescent current consumption of the sensor. A "high" level is generated by an increased current sink of the sensor. The current modulation is detected within the Electronics Control Unit receiver. Manchester coding represents logic '0' by the rising edge and logic '1' by the falling edge of the sending current. Figure 4-13 shows the current level thresholds. FIGURE 4-13: Bit Encoding by Current Modulation. The LX3302A PSI5 Asynchronous mode operation consists of the following sequence (see Figure 4-14): - · Mandatory two Start bits: S1, S2 - Serial messaging channel: M0, M1 (optional 0 or 2-bit) - Frame control: F0, ... F[q-1] (optional 0, 1, 2, 3 or 4-bit) - Status: E0, ... E[r-1] (optional, 0, 1 or 2-bit) - Data Region B: B0, ... B[m-1] (optional 0 or scalable m = 1 to 12 with 1-bit increment) - Mandatory Data Region A: A0, ... A[n-1] (scalable n = 10 to 24 with 1-bit increment) - Mandatory error check bit (3-bit CRC C2, C1, C3 or 1-bit parity) FIGURE 4-14: PSI5 Single Frame Sequence Format. The single PSI5 message length ranges from 13 to 33 bits, including any optional format of payload data region, Start bits and CRC/parity. The payload data region length can range from 10 to 28 bits. One example shows what the format looks like if optional bits are enabled. If the sensor position information is 0xB54 (binary: '1011 0101 0100'), it will be encoded as shown in Figure 4-15. FIGURE 4-15: Encoded PSI5 Format for 0xB54. #### 4.10.2.1 Start Bits Two Start bits are defined as '00 $\,\mathrm{b}$ ' at all times and are transmitted at the beginning of the sequence. ### 4.10.2.2 Serial Messaging Channel The serial messaging channel is used to transmit data messages over 18 consecutive PSI5 frames. Once it is enabled, it is transmitted following the Start bits. The serial messaging channel is optional. It has its own register and can be fully controlled to meet requirements. Figure 4-16 shows how M1 transient serial data start from the 1st PSI5 frame and end at the 18th frame, then repeat from Frame 1. Serial data (M1) bit 8 determines the serial format. Setting this bit to '0' will select the serial format option with a 12-bit data field and an 8-bit ID. **FIGURE 4-16:** Serial Data Frame Generated by [M1] When M1[8] = 0. Figure 4-17 shows M0 transient serial data starting from PSI5 Frame 1 to Frame 18 and then repeating from Frame 1. FIGURE 4-17: Serial Data Frame Generated by [M0] When M1[8] = 0. If M1[8] was set to '1', the serial format with a 16-bit data field and a 4-bit ID is selected. Figure 4-18 and Figure 4-19 show M0 and M1 being formatted. FIGURE 4-18: Serial Data Frame Generated by [M1] When M1[8] = 1. FIGURE 4-19: Serial Data Frame Generated by [M0] When M1[8] = 1. The generator polynomial of the 6-bit checksum for both serial formats described in Figure 4-18 and Figure 4-19 is $g(x) = 1 + x^3 + x^4 + x^6$ with a binary initialization value of '010101'. The CRC value is derived from the serial messaging contents of sensor PSI5 Frames 7 to 18. The bits are read into a newly generated message data word, starting with the serial data bit M0 of sensor PSI5 Frame 7 and ending with the serial data bit M1 of sensor PSI5 Frame 18. For CRC generation, the transmitter extends the message data by six zeros. This augmented data word is fed into the shift registers of the CRC check. When the last zero of the augmentation is pending on the input adder, the shift registers contain the CRC checksum. These six check bits are transmitted MSB first: [C5, C4, ... C0]. The following figure shows the reading order. | Sensor PSI5<br>Frame# | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | |-----------------------------------------|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|----|----| | Serial Data (bit M1) | | | | | | | | 1 | 3 | 5 | 7 | 9 | 11 | 13 | 15 | 17 | 19 | 21 | 23 | | Serial Data (bit M0) | | | | | | | | 0 | 2 | 4 | 6 | 8 | 12 | 14 | 16 | 18 | 20 | 22 | 24 | | Messaging Bits for Checksum Calculation | | | | | | | | | | | | | | | | | | | | FIGURE 4-20: Read Order of Serial Data Checksum. **Note:** The serial data checksum is not the same as the 3-bit checksum of the total PSI5 frame. #### 4.10.3 FRAME CONTROL Frame control bits are used to indicate the type of frame or data content, or to identify the sensor. Once this function is enabled, the information is transmitted following the serial message channel bits. Frame control is optional; it has its own register. The length of the frame control can be selected from 1 bit to 4 bits, with a 1-bit increment. #### 4.10.4 STATUS BITS Status bits are used to indicate if an error has occurred on the sensor. Once this function is enabled, it is transmitted following the frame control bits. Status bits are optional and have their own register. The length of the status is selectable and can be either 1 bit or 2 bits. #### 4.10.5 DATA REGION B Data Region B serves as an additional data region. Once it is enabled, it is transmitted following the status bits, ordered from LSB to MSB. Data Region B is optional; it has its own register. Once it is enabled, the length of Data Region B can be selected from 1 bit to 12 bits, with a 1-bit increment. #### 4.10.6 DATA REGION A Data Region A is the main data region. It is transmitted following Data Region B and ordered from LSB to MSB. Data Region A is mandatory; it has its own register. The length of Data Region A can be selected from 10 bits to 12 bits, with a 1-bit increment. #### 4.10.7 INITIALIZATION Sensor identification data are sent after each Power-on Reset. The LX3302A supports PSI5 initialization via serial channel messaging. For immediate access to measurement data, identification data are transmitted in parallel to sensor data via serial channel bits, M0 and M1. The sensor immediately starts parallel transmission of measurement and sensor identification data. #### 4.10.8 META INFORMATION At the very beginning of the identification phase, a "meta information" header is transmitted at least once indicating the PSI5 version and the method used for identification data transmission. Irrespective of the applied identification procedure, the header data field is sent in status data format (10-bit value out of Data Range 3). The meta code of the LX3302A is 0111 = PSI5 2.0 serial channel initialization. #### 4.10.9 ERROR CHECK Error detection in PSI5 transmission is realized by a single bit even parity or 3-bit CRC [C2 C1 C0]. It can be selected by a Toggle register bit. Once the 3-bit CRC is selected, the generator polynomial of the CRC is $(x^3 + x + 1)$ with a binary CRC initialization value, '111'. The transmitter extends the data bits by three zeros as MSBs. This augmented data word is fed into the shift register CRC check as LSB first. The Start bits are ignored in this check. When the last zero of the augmentation is pending on the input adder, the shift registers contain the CRC checksum. These three check bits are transmitted in reverse order (MSB first: C2, C1, C0). ## 4.10.10 PSI5 SENSOR POWER-ON REQUIREMENT A maximum start-up time is specified to make sure the LX3302A sinks to quiescent current (see Figure 4-21). FIGURE 4-21: Current Settling During Start-Up. ## 4.10.11 PSI5 SENSOR DAMPING BEHAVIOR The LX3302A's PSI5 pin damping behavior is described in Figure 4-22. The complex impedance, $Z_S$ , consists of an equivalent resistance, $R_{eq,S}$ , an equivalent capacitance, $C_{eq,S}$ , connected in serial and a given frequency range of 10 kHz to 2000 kHz. FIGURE 4-22: LX3302A Damping Behavior Model. # 4.10.12 PSI5 SENSOR CURRENT REQUIREMENT The LX3302A's PSI5 sensor current requirement is described in Figure 4-23. FIGURE 4-23: LX3302A PSI5 Current Model. #### 4.10.13 HIGH-VOLTAGE LDO The LX3302A includes an internal voltage regulator that provides the core operating voltage for the chip and the power for external components, such as pull-up resistors. Overcurrent protection is implemented with the regulator. Decoupling caps are required to ensure high-performance analog measurements (minimum 100 nF, recommended value is 1 $\mu$ F). $V_{DD}$ is pretrimmed at the factory. ### 5.0 REFERENCE SCHEMATICS The LX3302A 14-pin reference schematic is shown in Figure 5-1. FIGURE 5-1: LX3302A 14-Pin Reference Schematic. # **LX3302A** NOTES: #### 6.0 PACKAGING SPECIFICATIONS #### 6.1 **Package Marking Information** 14-Lead TSSOP (4.4 mm body) Legend: XX...X Device-specific information Year code (last digit of calendar year) ΥY Year code (last 2 digits of calendar year) NNN Alphanumeric traceability code This package is Pb-free. The Pb-free JEDEC designator (e3) can be found on the outer packaging for this package. Note: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. ## 14Lead Thin Shrink Small Outline Package [ST] 4.4 mm Body [TSSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-087 Rev D Sheet 1 of 2 ## 14Lead Thin Shrink Small Outline Package [ST] 4.4 mm Body [TSSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | - | MILLIMETER | S | | | |--------------------------|----------------|----------|------------|------|--|--| | Di | mension Limits | MIN | NOM | MAX | | | | Number of Terminals | N | 14 | | | | | | Pitch | е | | | | | | | Overall Height | Α | _ | _ | 1.20 | | | | Standoff | A1 | 0.05 | _ | 0.15 | | | | Molded Package Thickness | A2 | 0.80 | 1.00 | 1.05 | | | | Overall Length | D | 4.90 | 5.00 | 5.10 | | | | Overall Width | E | 6.40 BSC | | | | | | Molded Package Width | E1 | 4.30 | 4.40 | 4.50 | | | | Terminal Width | b | 0.19 | _ | 0.30 | | | | Terminal Thickness | С | 0.09 | _ | 0.20 | | | | Terminal Length | L | 0.45 | 0.60 | 0.75 | | | | Footprint | L1 | 1.00 REF | | | | | | Lead Bend Radius | R1 | 0.09 | _ | - | | | | Lead Bend Radius | R2 | 0.09 | _ | _ | | | | Foot Angle | θ1 | 0° | _ | 8° | | | | Mold Draft Angle | θ2 | _ | 12° REF | - | | | | Mold Draft Angle | θ3 | _ | 12° REF | _ | | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-087 Rev D Sheet 2 of 2 ## 14Lead Thin Shrink Small Outline Package [ST] 4.4 mm Body [TSSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging ### RECOMMENDED LAND PATTERN | | MILLIMETERS | | | | | | |----------------------------------|-------------|------|----------|------|--|--| | Dimension | Limits | MIN | NOM | MAX | | | | Contact Pitch | Е | | 0.65 BSC | | | | | Contact Pad Spacing | C | | 5.90 | | | | | Contact Pad Width (Xnn) | Х | | | 0.45 | | | | Contact Pad Length (Xnn) | Υ | | | 1.45 | | | | Contact Pad to Contact Pad (Xnn) | G | 0.20 | | | | | #### Notes: Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-2087 Rev D ### APPENDIX A: REVISION HISTORY ### Revision B (June 2020) The following is the list of modifications: - 1. Updated Table 3-1. - 2. Updated Section 4.6.1, V<sub>IN</sub> EEMode. - 3. Updated Section 4.6.2, Digital EEMode. - 4. Updated Table 4-2. ### **Revision A (January 2020)** - · Initial release of this document. - This document replaces "LX3302A Data Sheet Inductive Sensor Interface IC with Embedded MCU" (LX3302A V1.4/09.19, Microsemi, 2016-2019), with the following updates: - Updated Section 2.0 "Pin Descriptions". - Updated Table 3-1 in Section 3.0 "Configuration EEPROM". - Updated Section 3.37 "IOSEL (Fifteen Bits, W25[15:1])". - Updated Section 4.2 "Oscillator". # **LX3302A** NOTES: ## PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. | PART NO. | - <u>xx</u> <sup>(1)</sup> | Examples: | |-------------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Device | Tape and Reel<br>Option | a) LX3302AQPW: -40°C to +150°C Ambient Temperature, RoHS2 Compliant, Pb-free MSL1, AEC-Q100 Grade 0, 14-Lead TSSOP package | | Device: | LX3302AQPW: Inductive Sensor Interface IC with Embedded MCU | b) LX3302AQPW-TR: -40°C to +150°C Ambient Temperature,<br>RoHS2 Compliant, Pb-free MSL1,<br>AEC-Q100 Grade 0,<br>14-Lead TSSOP package,<br>Tape and Reel | | Tape and<br>Reel: | Blank = Standard Packaging (Tube) TR = Tape and Reel <sup>(1)</sup> | Note 1: Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with Microchip for package availability with the Tape and Reel option. | # **LX3302A** NOTES: #### Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. #### **Trademarks** The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PackeTime, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TempTrackr, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, FlashTec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, Vite, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. $\ensuremath{\mathsf{SQTP}}$ is a service mark of Microchip Technology Incorporated in the U.S.A. The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries. GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2020, Microchip Technology Incorporated, All Rights Reserved. ISBN: 978-1-5224-6184-5 For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality. ## **Worldwide Sales and Service** #### **AMERICAS** Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 **Austin, TX** Tel: 512-257-3370 **Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 Dallas Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 **Detroit** Novi, MI Tel: 248-848-4000 Houston, TX Tel: 281-894-5983 Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800 **Raleigh, NC** Tel: 919-844-7510 New York, NY Tel: 631-435-6000 **San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270 **Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078 #### ASIA/PACIFIC Australia - Sydney Tel: 61-2-9868-6733 **China - Beijing** Tel: 86-10-8569-7000 **China - Chengdu** Tel: 86-28-8665-5511 **China - Chongqing** Tel: 86-23-8980-9588 **China - Dongguan** Tel: 86-769-8702-9880 China - Guangzhou Tel: 86-20-8755-8029 China - Hangzhou Tel: 86-571-8792-8115 China - Hong Kong SAR Tel: 852-2943-5100 **China - Nanjing** Tel: 86-25-8473-2460 China - Qingdao Tel: 86-532-8502-7355 China - Shanghai Tel: 86-21-3326-8000 **China - Shenyang** Tel: 86-24-2334-2829 **China - Shenzhen** Tel: 86-755-8864-2200 China - Suzhou Tel: 86-186-6233-1526 **China - Wuhan** Tel: 86-27-5980-5300 **China - Xian** Tel: 86-29-8833-7252 China - Xiamen Tel: 86-592-2388138 **China - Zhuhai** Tel: 86-756-3210040 #### ASIA/PACIFIC India - Bangalore Tel: 91-80-3090-4444 India - New Delhi Tel: 91-11-4160-8631 India - Pune Tel: 91-20-4121-0141 **Japan - Osaka** Tel: 81-6-6152-7160 **Japan - Tokyo** Tel: 81-3-6880- 3770 **Korea - Daegu** Tel: 82-53-744-4301 Korea - Seoul Tel: 82-2-554-7200 Malaysia - Kuala Lumpur Tel: 60-3-7651-7906 Malaysia - Penang Tel: 60-4-227-8870 Philippines - Manila Tel: 63-2-634-9065 **Singapore** Tel: 65-6334-8870 **Taiwan - Hsin Chu** Tel: 886-3-577-8366 Taiwan - Kaohsiung Tel: 886-7-213-7830 **Taiwan - Taipei** Tel: 886-2-2508-8600 Thailand - Bangkok Tel: 66-2-694-1351 Vietnam - Ho Chi Minh Tel: 84-28-5448-2100 #### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 **Denmark - Copenhagen** Tel: 45-4485-5910 Fax: 45-4485-2829 Finland - Espoo Tel: 358-9-4520-820 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany - Garching Tel: 49-8931-9700 **Germany - Haan** Tel: 49-2129-3766400 **Germany - Heilbronn** Tel: 49-7131-72400 Germany - Karlsruhe Tel: 49-721-625370 **Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Germany - Rosenheim Tel: 49-8031-354-560 Israel - Ra'anana Tel: 972-9-744-7705 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Italy - Padova Tel: 39-049-7625286 **Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340 Norway - Trondheim Tel: 47-7288-4388 **Poland - Warsaw** Tel: 48-22-3325737 Romania - Bucharest Tel: 40-21-407-87-50 **Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **Sweden - Gothenberg** Tel: 46-31-704-60-40 **Sweden - Stockholm** Tel: 46-8-5090-4654 **UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820