/dts-v1/; / { #address-cells = <0x02>; #size-cells = <0x02>; compatible = "company,6887_0650\0ti,am5728\0ti,dra742\0ti,dra74\0ti,dra7"; interrupt-parent = <0x01>; model = "6887 0650 (SCOM)"; chosen { stdout-path = "/ocp/serial@48020000"; tick-timer = "/ocp/timer@48032000"; }; aliases { i2c0 = "/ocp/i2c@48070000"; i2c1 = "/ocp/i2c@48072000"; i2c2 = "/ocp/i2c@48060000"; i2c3 = "/ocp/i2c@4807a000"; i2c4 = "/ocp/i2c@4807c000"; serial0 = "/ocp/serial@4806a000"; serial1 = "/ocp/serial@4806c000"; serial2 = "/ocp/serial@48020000"; serial3 = "/ocp/serial@4806e000"; serial4 = "/ocp/serial@48066000"; serial5 = "/ocp/serial@48068000"; serial6 = "/ocp/serial@48420000"; serial7 = "/ocp/serial@48422000"; serial8 = "/ocp/serial@48424000"; serial9 = "/ocp/serial@4ae2b000"; ethernet0 = "/ocp/ethernet@48484000/slave@48480200"; ethernet1 = "/ocp/ethernet@48484000/slave@48480300"; d_can0 = "/ocp/can@481cc000"; d_can1 = "/ocp/can@481d0000"; spi0 = "/ocp/qspi@4b300000"; remoteproc0 = "/ocp/ipu@58820000"; remoteproc1 = "/ocp/ipu@55020000"; usb0 = "/ocp/omap_dwc3_1@48880000/usb@48890000"; usb1 = "/ocp/omap_dwc3_2@488c0000/usb@488d0000"; }; timer { compatible = "arm,armv7-timer"; interrupts = <0x01 0x0d 0x308 0x01 0x0e 0x308 0x01 0x0b 0x308 0x01 0x0a 0x308>; interrupt-parent = <0x02>; }; interrupt-controller@48211000 { compatible = "arm,cortex-a15-gic"; interrupt-controller; #interrupt-cells = <0x03>; reg = <0x00 0x48211000 0x00 0x1000 0x00 0x48212000 0x00 0x2000 0x00 0x48214000 0x00 0x2000 0x00 0x48216000 0x00 0x2000>; interrupts = <0x01 0x09 0x304>; interrupt-parent = <0x02>; phandle = <0x02>; }; interrupt-controller@48281000 { compatible = "ti,omap5-wugen-mpu\0ti,omap4-wugen-mpu"; interrupt-controller; #interrupt-cells = <0x03>; reg = <0x00 0x48281000 0x00 0x1000>; interrupt-parent = <0x02>; phandle = <0x06>; }; cpus { #address-cells = <0x01>; #size-cells = <0x00>; cpu@0 { device_type = "cpu"; compatible = "arm,cortex-a15"; reg = <0x00>; operating-points-v2 = <0x03>; clocks = <0x04>; clock-names = "cpu"; clock-latency = <0x493e0>; cooling-min-level = <0x00>; cooling-max-level = <0x02>; #cooling-cells = <0x02>; phandle = <0xf4>; }; cpu@1 { device_type = "cpu"; compatible = "arm,cortex-a15"; reg = <0x01>; operating-points-v2 = <0x03>; }; }; opp-table { compatible = "operating-points-v2-ti-cpu"; syscon = <0x05>; opp-shared; phandle = <0x03>; opp_nom-1000000000 { opp-hz = <0x00 0x3b9aca00>; opp-microvolt = <0x102ca0 0xcf850 0x118c30>; opp-supported-hw = <0xff 0x01>; opp-suspend; }; opp_od-1176000000 { opp-hz = <0x00 0x46185600>; opp-microvolt = <0x11b340 0xd8108 0x11b340>; opp-supported-hw = <0xff 0x02>; }; }; soc { compatible = "ti,omap-infra"; mpu { compatible = "ti,omap5-mpu"; ti,hwmods = "mpu"; }; }; ocp { compatible = "ti,dra7-l3-noc\0simple-bus"; #address-cells = <0x01>; #size-cells = <0x01>; ranges = <0x00 0x00 0x00 0xc0000000>; ti,hwmods = "l3_main_1\0l3_main_2"; reg = <0x00 0x44000000 0x00 0x1000000 0x00 0x45000000 0x00 0x1000>; interrupts-extended = <0x01 0x00 0x04 0x04 0x06 0x00 0x0a 0x04>; bootph-pre-ram; phandle = <0xf5>; l4@4a000000 { compatible = "ti,dra7-l4-cfg\0simple-bus"; #address-cells = <0x01>; #size-cells = <0x01>; ranges = <0x00 0x4a000000 0x22c000>; bootph-pre-ram; phandle = <0xf6>; scm@2000 { compatible = "ti,dra7-scm-core\0simple-bus"; reg = <0x2000 0x2000>; #address-cells = <0x01>; #size-cells = <0x01>; ranges = <0x00 0x2000 0x2000>; bootph-pre-ram; phandle = <0xf7>; scm_conf@0 { compatible = "syscon\0simple-bus"; reg = <0x00 0x1400>; #address-cells = <0x01>; #size-cells = <0x01>; ranges = <0x00 0x00 0x1400>; bootph-pre-ram; phandle = <0x07>; pbias_regulator@e00 { compatible = "ti,pbias-dra7\0ti,pbias-omap"; reg = <0xe00 0x04>; syscon = <0x07>; phandle = <0xf8>; pbias_mmc_omap5 { regulator-name = "pbias_mmc_omap5"; regulator-min-microvolt = <0x1b7740>; regulator-max-microvolt = <0x325aa0>; phandle = <0xaf>; }; }; clocks { #address-cells = <0x01>; #size-cells = <0x00>; phandle = <0xf9>; dss_deshdcp_clk@558 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x08>; ti,bit-shift = <0x00>; reg = <0x558>; phandle = <0xfa>; }; ehrpwm0_tbclk@558 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x09>; ti,bit-shift = <0x14>; reg = <0x558>; phandle = <0xe4>; }; ehrpwm1_tbclk@558 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x09>; ti,bit-shift = <0x15>; reg = <0x558>; phandle = <0xe5>; }; ehrpwm2_tbclk@558 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x09>; ti,bit-shift = <0x16>; reg = <0x558>; phandle = <0xe6>; }; sys_32k_ck { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x0a 0x0b 0x0b 0x0b>; ti,bit-shift = <0x08>; reg = <0x6c4>; phandle = <0x4f>; }; }; }; pinmux@1400 { compatible = "ti,dra7-padconf\0pinctrl-single"; reg = <0x1400 0x468>; #address-cells = <0x01>; #size-cells = <0x00>; #pinctrl-cells = <0x01>; #interrupt-cells = <0x01>; interrupt-controller; pinctrl-single,register-width = <0x20>; pinctrl-single,function-mask = <0x3fffffff>; phandle = <0xfb>; mmc1_pins_default_no_clk_pu { pinctrl-single,pins = <0x354 0x40000 0x358 0x60000 0x35c 0x60000 0x360 0x60000 0x364 0x60000 0x368 0x60000>; phandle = <0xb0>; }; mmc1_pins_default { pinctrl-single,pins = <0x354 0x60000 0x358 0x60000 0x35c 0x60000 0x360 0x60000 0x364 0x60000 0x368 0x60000>; phandle = <0xfc>; }; mmc1_pins_sdr12 { pinctrl-single,pins = <0x354 0x60000 0x358 0x60000 0x35c 0x60000 0x360 0x60000 0x364 0x60000 0x368 0x60000>; phandle = <0xfd>; }; mmc1_pins_hs { pinctrl-single,pins = <0x354 0x601b0 0x358 0x601b0 0x35c 0x601b0 0x360 0x601b0 0x364 0x601b0 0x368 0x601b0>; phandle = <0xb1>; }; mmc1_pins_sdr25 { pinctrl-single,pins = <0x354 0x601b0 0x358 0x601b0 0x35c 0x601b0 0x360 0x601b0 0x364 0x601b0 0x368 0x601b0>; phandle = <0xfe>; }; mmc1_pins_sdr50 { pinctrl-single,pins = <0x354 0x601a0 0x358 0x601a0 0x35c 0x601a0 0x360 0x601a0 0x364 0x601a0 0x368 0x601a0>; phandle = <0xff>; }; mmc1_pins_ddr50 { pinctrl-single,pins = <0x354 0x60100 0x358 0x60100 0x35c 0x60100 0x360 0x60100 0x364 0x60100 0x368 0x60100>; phandle = <0x100>; }; mmc1_pins_sdr104 { pinctrl-single,pins = <0x354 0x60100 0x358 0x60100 0x35c 0x60100 0x360 0x60100 0x364 0x60100 0x368 0x60100>; phandle = <0x101>; }; mmc2_pins_default { pinctrl-single,pins = <0x9c 0x60001 0xb0 0x60001 0xa0 0x60001 0xa4 0x60001 0xa8 0x60001 0xac 0x60001 0x8c 0x60001 0x90 0x60001 0x94 0x60001 0x98 0x60001>; phandle = <0xb2>; }; mmc2_pins_hs { pinctrl-single,pins = <0x9c 0x60001 0xb0 0x60001 0xa0 0x60001 0xa4 0x60001 0xa8 0x60001 0xac 0x60001 0x8c 0x60001 0x90 0x60001 0x94 0x60001 0x98 0x60001>; phandle = <0xb3>; }; mmc2_pins_ddr_3_3v_rev11 { pinctrl-single,pins = <0x9c 0x60101 0xb0 0x60101 0xa0 0x60101 0xa4 0x60101 0xa8 0x60101 0xac 0x60101 0x8c 0x60101 0x90 0x60101 0x94 0x60101 0x98 0x60101>; phandle = <0x102>; }; mmc2_pins_ddr_1_8v_rev11 { pinctrl-single,pins = <0x9c 0x60101 0xb0 0x60101 0xa0 0x60101 0xa4 0x60101 0xa8 0x60101 0xac 0x60101 0x8c 0x60101 0x90 0x60101 0x94 0x60101 0x98 0x60101>; phandle = <0x103>; }; mmc2_pins_ddr_rev20 { pinctrl-single,pins = <0x9c 0x60001 0xb0 0x60001 0xa0 0x60001 0xa4 0x60001 0xa8 0x60001 0xac 0x60001 0x8c 0x60001 0x90 0x60001 0x94 0x60001 0x98 0x60001>; phandle = <0xb4>; }; mmc2_pins_hs200 { pinctrl-single,pins = <0x9c 0x60101 0xb0 0x60101 0xa0 0x60101 0xa4 0x60101 0xa8 0x60101 0xac 0x60101 0x8c 0x60101 0x90 0x60101 0x94 0x60101 0x98 0x60101>; phandle = <0x104>; }; mmc4_pins_default { pinctrl-single,pins = <0x3e8 0x60103 0x3ec 0x60103 0x3f0 0x60103 0x3f4 0x60103 0x3f8 0x60103 0x3fc 0x60103>; phandle = <0x105>; }; mmc4_pins_hs { pinctrl-single,pins = <0x3e8 0x60103 0x3ec 0x60103 0x3f0 0x60103 0x3f4 0x60103 0x3f8 0x60103 0x3fc 0x60103>; phandle = <0x106>; }; mmc3_pins_default { pinctrl-single,pins = <0x37c 0x60100 0x380 0x60100 0x384 0x60100 0x388 0x60100 0x38c 0x60100 0x390 0x60100>; phandle = <0x107>; }; mmc3_pins_hs { pinctrl-single,pins = <0x37c 0x60100 0x380 0x60100 0x384 0x60100 0x388 0x60100 0x38c 0x60100 0x390 0x60100>; phandle = <0x108>; }; mmc3_pins_sdr12 { pinctrl-single,pins = <0x37c 0x60100 0x380 0x60100 0x384 0x60100 0x388 0x60100 0x38c 0x60100 0x390 0x60100>; phandle = <0x109>; }; mmc3_pins_sdr25 { pinctrl-single,pins = <0x37c 0x60100 0x380 0x60100 0x384 0x60100 0x388 0x60100 0x38c 0x60100 0x390 0x60100>; phandle = <0x10a>; }; mmc3_pins_sdr50 { pinctrl-single,pins = <0x37c 0x60100 0x380 0x60100 0x384 0x60100 0x388 0x60100 0x38c 0x60100 0x390 0x60100>; phandle = <0x10b>; }; mmc4_pins_sdr12 { pinctrl-single,pins = <0x3e8 0x60103 0x3ec 0x60103 0x3f0 0x60103 0x3f4 0x60103 0x3f8 0x60103 0x3fc 0x60103>; phandle = <0x10c>; }; mmc4_pins_sdr25 { pinctrl-single,pins = <0x3e8 0x60103 0x3ec 0x60103 0x3f0 0x60103 0x3f4 0x60103 0x3f8 0x60103 0x3fc 0x60103>; phandle = <0x10d>; }; }; scm_conf@1c04 { compatible = "syscon"; reg = <0x1c04 0x20>; #syscon-cells = <0x02>; phandle = <0xa9>; }; scm_conf@1c24 { compatible = "syscon"; reg = <0x1c24 0x24>; phandle = <0xb8>; }; dma-router@b78 { compatible = "ti,dra7-dma-crossbar"; reg = <0xb78 0xfc>; #dma-cells = <0x01>; dma-requests = <0xcd>; ti,dma-safe-map = <0x00>; dma-masters = <0x0c>; phandle = <0xae>; }; dma-router@c78 { compatible = "ti,dra7-dma-crossbar"; reg = <0xc78 0x7c>; #dma-cells = <0x02>; dma-requests = <0xcc>; ti,dma-safe-map = <0x00>; dma-masters = <0x0d>; phandle = <0xc8>; }; }; cm_core_aon@5000 { compatible = "ti,dra7-cm-core-aon"; reg = <0x5000 0x2000>; phandle = <0x10e>; clocks { #address-cells = <0x01>; #size-cells = <0x00>; phandle = <0x10f>; clock-atl-clkin0 { #clock-cells = <0x00>; compatible = "ti,dra7-atl-clock"; clocks = <0x0e>; phandle = <0x42>; }; clock-atl-clkin1 { #clock-cells = <0x00>; compatible = "ti,dra7-atl-clock"; clocks = <0x0e>; phandle = <0x41>; }; clock-atl-clkin2 { #clock-cells = <0x00>; compatible = "ti,dra7-atl-clock"; clocks = <0x0e>; phandle = <0x40>; }; clock-atl-clkin3 { #clock-cells = <0x00>; compatible = "ti,dra7-atl-clock"; clocks = <0x0e>; phandle = <0x3f>; }; clock-hdmi-clkin { #clock-cells = <0x00>; compatible = "fixed-clock"; clock-frequency = <0x00>; phandle = <0x2e>; }; clock-mlb-clkin { #clock-cells = <0x00>; compatible = "fixed-clock"; clock-frequency = <0x00>; phandle = <0xa4>; }; clock-mlbp-clkin { #clock-cells = <0x00>; compatible = "fixed-clock"; clock-frequency = <0x00>; phandle = <0xa5>; }; clock-pciesref-acs { #clock-cells = <0x00>; compatible = "fixed-clock"; clock-frequency = <0x5f5e100>; phandle = <0x59>; }; clock-ref-clkin0 { #clock-cells = <0x00>; compatible = "fixed-clock"; clock-frequency = <0x00>; phandle = <0x44>; }; clock-ref-clkin1 { #clock-cells = <0x00>; compatible = "fixed-clock"; clock-frequency = <0x00>; phandle = <0x45>; }; clock-ref-clkin2 { #clock-cells = <0x00>; compatible = "fixed-clock"; clock-frequency = <0x00>; phandle = <0x46>; }; clock-ref-clkin3 { #clock-cells = <0x00>; compatible = "fixed-clock"; clock-frequency = <0x00>; phandle = <0x47>; }; clock-rmii { #clock-cells = <0x00>; compatible = "fixed-clock"; clock-frequency = <0x00>; phandle = <0x70>; }; clock-sdvenc-clkin { #clock-cells = <0x00>; compatible = "fixed-clock"; clock-frequency = <0x00>; phandle = <0x110>; }; clock-secure-32k-clk-src { #clock-cells = <0x00>; compatible = "fixed-clock"; clock-frequency = <0x8000>; phandle = <0x8e>; }; clock-sys-clk32-crystal { #clock-cells = <0x00>; compatible = "fixed-clock"; clock-frequency = <0x8000>; phandle = <0x0a>; }; clock-sys-clk32-pseudo { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x0f>; clock-mult = <0x01>; clock-div = <0x262>; phandle = <0x0b>; }; clock-virt-12000000 { #clock-cells = <0x00>; compatible = "fixed-clock"; clock-frequency = <0xb71b00>; phandle = <0x7e>; }; clock-virt-13000000 { #clock-cells = <0x00>; compatible = "fixed-clock"; clock-frequency = <0xc65d40>; phandle = <0x111>; }; clock-virt-16800000 { #clock-cells = <0x00>; compatible = "fixed-clock"; clock-frequency = <0x1005900>; phandle = <0x80>; }; clock-virt-19200000 { #clock-cells = <0x00>; compatible = "fixed-clock"; clock-frequency = <0x124f800>; phandle = <0x81>; }; clock-virt-20000000 { #clock-cells = <0x00>; compatible = "fixed-clock"; clock-frequency = <0x1312d00>; phandle = <0x7f>; }; clock-virt-26000000 { #clock-cells = <0x00>; compatible = "fixed-clock"; clock-frequency = <0x18cba80>; phandle = <0x82>; }; clock-virt-27000000 { #clock-cells = <0x00>; compatible = "fixed-clock"; clock-frequency = <0x19bfcc0>; phandle = <0x83>; }; clock-virt-38400000 { #clock-cells = <0x00>; compatible = "fixed-clock"; clock-frequency = <0x249f000>; phandle = <0x84>; }; clock-sys-clkin2 { #clock-cells = <0x00>; compatible = "fixed-clock"; clock-frequency = <0x1588800>; phandle = <0x43>; }; clock-usb-otg-clkin { #clock-cells = <0x00>; compatible = "fixed-clock"; clock-frequency = <0x00>; phandle = <0x8b>; }; clock-video1-clkin { #clock-cells = <0x00>; compatible = "fixed-clock"; clock-frequency = <0x00>; phandle = <0x38>; }; clock-video1-m2-clkin { #clock-cells = <0x00>; compatible = "fixed-clock"; clock-frequency = <0x00>; phandle = <0x2d>; }; clock-video2-clkin { #clock-cells = <0x00>; compatible = "fixed-clock"; clock-frequency = <0x00>; phandle = <0x39>; }; clock-video2-m2-clkin { #clock-cells = <0x00>; compatible = "fixed-clock"; clock-frequency = <0x00>; phandle = <0x2c>; }; clock@1e0 { #clock-cells = <0x00>; compatible = "ti,omap4-dpll-m4xen-clock"; clocks = <0x10 0x11>; reg = <0x1e0 0x1e4 0x1ec 0x1e8>; phandle = <0x12>; }; clock-dpll-abe-x2 { #clock-cells = <0x00>; compatible = "ti,omap4-dpll-x2-clock"; clocks = <0x12>; phandle = <0x13>; }; clock-dpll-abe-m2x2-8@1f0 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x13>; ti,max-div = <0x1f>; ti,autoidle-shift = <0x08>; reg = <0x1f0>; ti,index-starts-at-one; ti,invert-autoidle-bit; phandle = <0x14>; }; clock-abe@108 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x14>; ti,max-div = <0x04>; reg = <0x108>; ti,index-power-of-two; phandle = <0x86>; }; clock-dpll-abe-m2-8@1f0 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x12>; ti,max-div = <0x1f>; ti,autoidle-shift = <0x08>; reg = <0x1f0>; ti,index-starts-at-one; ti,invert-autoidle-bit; phandle = <0x6e>; }; clock-dpll-abe-m3x2-8@1f4 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x13>; ti,max-div = <0x1f>; ti,autoidle-shift = <0x08>; reg = <0x1f4>; ti,index-starts-at-one; ti,invert-autoidle-bit; phandle = <0x15>; }; clock-dpll-core-byp-mux-23@12c { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x0f 0x15>; ti,bit-shift = <0x17>; reg = <0x12c>; phandle = <0x16>; }; clock@120 { #clock-cells = <0x00>; compatible = "ti,omap4-dpll-core-clock"; clocks = <0x0f 0x16>; reg = <0x120 0x124 0x12c 0x128>; phandle = <0x17>; }; clock-dpll-core-x2 { #clock-cells = <0x00>; compatible = "ti,omap4-dpll-x2-clock"; clocks = <0x17>; phandle = <0x18>; }; clock-dpll-core-h12x2-8@13c { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x18>; ti,max-div = <0x3f>; ti,autoidle-shift = <0x08>; reg = <0x13c>; ti,index-starts-at-one; ti,invert-autoidle-bit; phandle = <0x19>; }; clock-mpu-dpll-hs-clk-div { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x19>; clock-mult = <0x01>; clock-div = <0x01>; phandle = <0x1a>; }; clock@160 { #clock-cells = <0x00>; compatible = "ti,omap5-mpu-dpll-clock"; clocks = <0x0f 0x1a>; reg = <0x160 0x164 0x16c 0x168>; phandle = <0x04>; }; clock-dpll-mpu-m2-8@170 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x04>; ti,max-div = <0x1f>; ti,autoidle-shift = <0x08>; reg = <0x170>; ti,index-starts-at-one; ti,invert-autoidle-bit; phandle = <0x1b>; }; clock-mpu-dclk-div { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x1b>; clock-mult = <0x01>; clock-div = <0x01>; phandle = <0x92>; }; clock-dsp-dpll-hs-clk-div { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x19>; clock-mult = <0x01>; clock-div = <0x01>; phandle = <0x1c>; }; clock-dpll-dsp-byp-mux-23@240 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x0f 0x1c>; ti,bit-shift = <0x17>; reg = <0x240>; phandle = <0x1d>; }; clock@234 { #clock-cells = <0x00>; compatible = "ti,omap4-dpll-clock"; clocks = <0x0f 0x1d>; reg = <0x234 0x238 0x240 0x23c>; assigned-clocks = <0x1e>; assigned-clock-rates = <0x23c34600>; phandle = <0x1e>; }; clock-dpll-dsp-m2-8@244 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x1e>; ti,max-div = <0x1f>; ti,autoidle-shift = <0x08>; reg = <0x244>; ti,index-starts-at-one; ti,invert-autoidle-bit; assigned-clocks = <0x1f>; assigned-clock-rates = <0x23c34600>; phandle = <0x1f>; }; clock-iva-dpll-hs-clk-div { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x19>; clock-mult = <0x01>; clock-div = <0x01>; phandle = <0x20>; }; clock-dpll-iva-byp-mux-23@1ac { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x0f 0x20>; ti,bit-shift = <0x17>; reg = <0x1ac>; phandle = <0x21>; }; clock@1a0 { #clock-cells = <0x00>; compatible = "ti,omap4-dpll-clock"; clocks = <0x0f 0x21>; reg = <0x1a0 0x1a4 0x1ac 0x1a8>; assigned-clocks = <0x22>; assigned-clock-rates = <0x45707d40>; phandle = <0x22>; }; clock-dpll-iva-m2-8@1b0 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x22>; ti,max-div = <0x1f>; ti,autoidle-shift = <0x08>; reg = <0x1b0>; ti,index-starts-at-one; ti,invert-autoidle-bit; assigned-clocks = <0x23>; assigned-clock-rates = <0x17257f16>; phandle = <0x23>; }; clock-iva-dclk { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x23>; clock-mult = <0x01>; clock-div = <0x01>; phandle = <0x94>; }; clock-dpll-gpu-byp-mux-23@2e4 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x0f 0x15>; ti,bit-shift = <0x17>; reg = <0x2e4>; phandle = <0x24>; }; clock@2d8 { #clock-cells = <0x00>; compatible = "ti,omap4-dpll-clock"; clocks = <0x0f 0x24>; reg = <0x2d8 0x2dc 0x2e4 0x2e0>; assigned-clocks = <0x25>; assigned-clock-rates = <0x4c1d7940>; phandle = <0x25>; }; clock-dpll-gpu-m2-8@2e8 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x25>; ti,max-div = <0x1f>; ti,autoidle-shift = <0x08>; reg = <0x2e8>; ti,index-starts-at-one; ti,invert-autoidle-bit; assigned-clocks = <0x26>; assigned-clock-rates = <0x195f286b>; phandle = <0x26>; }; clock-dpll-core-m2-8@130 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x17>; ti,max-div = <0x1f>; ti,autoidle-shift = <0x08>; reg = <0x130>; ti,index-starts-at-one; ti,invert-autoidle-bit; phandle = <0x27>; }; clock-core-dpll-out-dclk-div { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x27>; clock-mult = <0x01>; clock-div = <0x01>; phandle = <0x96>; }; clock-dpll-ddr-byp-mux-23@21c { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x0f 0x15>; ti,bit-shift = <0x17>; reg = <0x21c>; phandle = <0x28>; }; clock@210 { #clock-cells = <0x00>; compatible = "ti,omap4-dpll-clock"; clocks = <0x0f 0x28>; reg = <0x210 0x214 0x21c 0x218>; phandle = <0x29>; }; clock-dpll-ddr-m2-8@220 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x29>; ti,max-div = <0x1f>; ti,autoidle-shift = <0x08>; reg = <0x220>; ti,index-starts-at-one; ti,invert-autoidle-bit; phandle = <0x88>; }; clock-dpll-gmac-byp-mux-23@2b4 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x0f 0x15>; ti,bit-shift = <0x17>; reg = <0x2b4>; phandle = <0x2a>; }; clock@2a8 { #clock-cells = <0x00>; compatible = "ti,omap4-dpll-clock"; clocks = <0x0f 0x2a>; reg = <0x2a8 0x2ac 0x2b4 0x2b0>; phandle = <0x2b>; }; clock-dpll-gmac-m2-8@2b8 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x2b>; ti,max-div = <0x1f>; ti,autoidle-shift = <0x08>; reg = <0x2b8>; ti,index-starts-at-one; ti,invert-autoidle-bit; phandle = <0x89>; }; clock-video2-dclk-div { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x2c>; clock-mult = <0x01>; clock-div = <0x01>; phandle = <0x98>; }; clock-video1-dclk-div { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x2d>; clock-mult = <0x01>; clock-div = <0x01>; phandle = <0x99>; }; clock-hdmi-dclk-div { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x2e>; clock-mult = <0x01>; clock-div = <0x01>; phandle = <0x9a>; }; clock-per-dpll-hs-clk-div { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x15>; clock-mult = <0x01>; clock-div = <0x02>; phandle = <0x5d>; }; clock-usb-dpll-hs-clk-div { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x15>; clock-mult = <0x01>; clock-div = <0x03>; phandle = <0x61>; }; clock-eve-dpll-hs-clk-div { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x19>; clock-mult = <0x01>; clock-div = <0x01>; phandle = <0x2f>; }; clock-dpll-eve-byp-mux-23@290 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x0f 0x2f>; ti,bit-shift = <0x17>; reg = <0x290>; phandle = <0x30>; }; clock@284 { #clock-cells = <0x00>; compatible = "ti,omap4-dpll-clock"; clocks = <0x0f 0x30>; reg = <0x284 0x288 0x290 0x28c>; phandle = <0x31>; }; clock-dpll-eve-m2-8@294 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x31>; ti,max-div = <0x1f>; ti,autoidle-shift = <0x08>; reg = <0x294>; ti,index-starts-at-one; ti,invert-autoidle-bit; phandle = <0x32>; }; clock-eve-dclk-div { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x32>; clock-mult = <0x01>; clock-div = <0x01>; phandle = <0xa3>; }; clock-dpll-core-h13x2-8@140 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x18>; ti,max-div = <0x3f>; ti,autoidle-shift = <0x08>; reg = <0x140>; ti,index-starts-at-one; ti,invert-autoidle-bit; phandle = <0x112>; }; clock-dpll-core-h14x2-8@144 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x18>; ti,max-div = <0x3f>; ti,autoidle-shift = <0x08>; reg = <0x144>; ti,index-starts-at-one; ti,invert-autoidle-bit; phandle = <0x71>; }; clock-dpll-core-h22x2-8@154 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x18>; ti,max-div = <0x3f>; ti,autoidle-shift = <0x08>; reg = <0x154>; ti,index-starts-at-one; ti,invert-autoidle-bit; phandle = <0x3a>; }; clock-dpll-core-h23x2-8@158 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x18>; ti,max-div = <0x3f>; ti,autoidle-shift = <0x08>; reg = <0x158>; ti,index-starts-at-one; ti,invert-autoidle-bit; phandle = <0x7d>; }; clock-dpll-core-h24x2-8@15c { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x18>; ti,max-div = <0x3f>; ti,autoidle-shift = <0x08>; reg = <0x15c>; ti,index-starts-at-one; ti,invert-autoidle-bit; phandle = <0x113>; }; clock-dpll-ddr-x2 { #clock-cells = <0x00>; compatible = "ti,omap4-dpll-x2-clock"; clocks = <0x29>; phandle = <0x33>; }; clock-dpll-ddr-h11x2-8@228 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x33>; ti,max-div = <0x3f>; ti,autoidle-shift = <0x08>; reg = <0x228>; ti,index-starts-at-one; ti,invert-autoidle-bit; phandle = <0x114>; }; clock-dpll-dsp-x2 { #clock-cells = <0x00>; compatible = "ti,omap4-dpll-x2-clock"; clocks = <0x1e>; phandle = <0x34>; }; clock-dpll-dsp-m3x2-8@248 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x34>; ti,max-div = <0x1f>; ti,autoidle-shift = <0x08>; reg = <0x248>; ti,index-starts-at-one; ti,invert-autoidle-bit; assigned-clocks = <0x35>; assigned-clock-rates = <0x17d78400>; phandle = <0x35>; }; clock-dpll-gmac-x2 { #clock-cells = <0x00>; compatible = "ti,omap4-dpll-x2-clock"; clocks = <0x2b>; phandle = <0x36>; }; clock-dpll-gmac-h11x2-8@2c0 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x36>; ti,max-div = <0x3f>; ti,autoidle-shift = <0x08>; reg = <0x2c0>; ti,index-starts-at-one; ti,invert-autoidle-bit; phandle = <0x37>; }; clock-dpll-gmac-h12x2-8@2c4 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x36>; ti,max-div = <0x3f>; ti,autoidle-shift = <0x08>; reg = <0x2c4>; ti,index-starts-at-one; ti,invert-autoidle-bit; phandle = <0x115>; }; clock-dpll-gmac-h13x2-8@2c8 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x36>; ti,max-div = <0x3f>; ti,autoidle-shift = <0x08>; reg = <0x2c8>; ti,index-starts-at-one; ti,invert-autoidle-bit; phandle = <0x116>; }; clock-dpll-gmac-m3x2-8@2bc { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x36>; ti,max-div = <0x1f>; ti,autoidle-shift = <0x08>; reg = <0x2bc>; ti,index-starts-at-one; ti,invert-autoidle-bit; phandle = <0x117>; }; clock-gmii-m-clk-div { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x37>; clock-mult = <0x01>; clock-div = <0x02>; phandle = <0x118>; }; clock-hdmi-clk2-div { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x2e>; clock-mult = <0x01>; clock-div = <0x01>; phandle = <0x4d>; }; clock-hdmi-div { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x2e>; clock-mult = <0x01>; clock-div = <0x01>; phandle = <0x53>; }; clock-l3-iclk-div-4@100 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; ti,max-div = <0x02>; ti,bit-shift = <0x04>; reg = <0x100>; clocks = <0x19>; ti,index-power-of-two; phandle = <0x08>; }; clock-l4-root-clk-div { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x08>; clock-mult = <0x01>; clock-div = <0x02>; phandle = <0x09>; }; clock-video1-clk2-div { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x38>; clock-mult = <0x01>; clock-div = <0x01>; phandle = <0x4b>; }; clock-video1-div { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x38>; clock-mult = <0x01>; clock-div = <0x01>; phandle = <0x51>; }; clock-video2-clk2-div { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x39>; clock-mult = <0x01>; clock-div = <0x01>; phandle = <0x4c>; }; clock-video2-div { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x39>; clock-mult = <0x01>; clock-div = <0x01>; phandle = <0x52>; }; ipu1_gfclk_mux@520 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x14 0x3a>; ti,bit-shift = <0x18>; reg = <0x520>; assigned-clocks = <0x3b>; assigned-clock-parents = <0x3a>; phandle = <0x3b>; }; mcasp1_ahclkr_mux@550 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x3c 0x3d 0x3e 0x3f 0x40 0x41 0x42 0x43 0x44 0x45 0x46 0x47 0x48 0x49>; ti,bit-shift = <0x1c>; reg = <0x550>; phandle = <0xcb>; }; mcasp1_ahclkx_mux@550 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x3c 0x3d 0x3e 0x3f 0x40 0x41 0x42 0x43 0x44 0x45 0x46 0x47 0x48 0x49>; ti,bit-shift = <0x18>; reg = <0x550>; phandle = <0xca>; }; mcasp1_aux_gfclk_mux@550 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x4a 0x4b 0x4c 0x4d>; ti,bit-shift = <0x16>; reg = <0x550>; phandle = <0xc9>; }; timer5_gfclk_mux@558 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x4e 0x4f 0x43 0x44 0x45 0x46 0x47 0x50 0x51 0x52 0x53 0x54>; ti,bit-shift = <0x18>; reg = <0x558>; phandle = <0x119>; }; timer6_gfclk_mux@560 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x4e 0x4f 0x43 0x44 0x45 0x46 0x47 0x50 0x51 0x52 0x53 0x54>; ti,bit-shift = <0x18>; reg = <0x560>; phandle = <0x11a>; }; timer7_gfclk_mux@568 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x4e 0x4f 0x43 0x44 0x45 0x46 0x47 0x50 0x51 0x52 0x53 0x54>; ti,bit-shift = <0x18>; reg = <0x568>; phandle = <0x11b>; }; timer8_gfclk_mux@570 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x4e 0x4f 0x43 0x44 0x45 0x46 0x47 0x50 0x51 0x52 0x53 0x54>; ti,bit-shift = <0x18>; reg = <0x570>; phandle = <0x11c>; }; uart6_gfclk_mux@580 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x55 0x56>; ti,bit-shift = <0x18>; reg = <0x580>; phandle = <0x11d>; }; clock-dummy { #clock-cells = <0x00>; compatible = "fixed-clock"; clock-frequency = <0x00>; phandle = <0x11e>; }; }; clockdomains { phandle = <0x11f>; }; }; cm_core@8000 { compatible = "ti,dra7-cm-core"; reg = <0x8000 0x3000>; phandle = <0x120>; clocks { #address-cells = <0x01>; #size-cells = <0x00>; phandle = <0x121>; clock@200 { #clock-cells = <0x00>; compatible = "ti,omap4-dpll-clock"; clocks = <0x0f 0x0f>; reg = <0x200 0x204 0x20c 0x208>; phandle = <0x57>; }; clock-dpll-pcie-ref-m2ldo-8@210 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x57>; ti,max-div = <0x1f>; ti,autoidle-shift = <0x08>; reg = <0x210>; ti,index-starts-at-one; ti,invert-autoidle-bit; phandle = <0x58>; }; clock-apll-pcie-in-clk-mux-7@4ae06118 { compatible = "ti,mux-clock"; clocks = <0x58 0x59>; #clock-cells = <0x00>; reg = <0x21c 0x04>; ti,bit-shift = <0x07>; phandle = <0x5a>; }; clock@21c { #clock-cells = <0x00>; compatible = "ti,dra7-apll-clock"; clocks = <0x5a 0x57>; reg = <0x21c 0x220>; phandle = <0x5b>; }; optfclk_pciephy1_32khz@4a0093b0 { compatible = "ti,gate-clock"; clocks = <0x4f>; #clock-cells = <0x00>; reg = <0x13b0>; ti,bit-shift = <0x08>; phandle = <0xb9>; }; optfclk_pciephy2_32khz@4a0093b8 { compatible = "ti,gate-clock"; clocks = <0x4f>; #clock-cells = <0x00>; reg = <0x13b8>; ti,bit-shift = <0x08>; phandle = <0xbc>; }; clock-optfclk-pciephy-div-8@4a00821c { compatible = "ti,divider-clock"; clocks = <0x5b>; #clock-cells = <0x00>; reg = <0x21c>; ti,dividers = <0x02 0x01>; ti,bit-shift = <0x08>; ti,max-div = <0x02>; phandle = <0x5c>; }; optfclk_pciephy1_clk@4a0093b0 { compatible = "ti,gate-clock"; clocks = <0x5b>; #clock-cells = <0x00>; reg = <0x13b0>; ti,bit-shift = <0x09>; phandle = <0xba>; }; optfclk_pciephy2_clk@4a0093b8 { compatible = "ti,gate-clock"; clocks = <0x5b>; #clock-cells = <0x00>; reg = <0x13b8>; ti,bit-shift = <0x09>; phandle = <0xbd>; }; optfclk_pciephy1_div_clk@4a0093b0 { compatible = "ti,gate-clock"; clocks = <0x5c>; #clock-cells = <0x00>; reg = <0x13b0>; ti,bit-shift = <0x0a>; phandle = <0xbb>; }; optfclk_pciephy2_div_clk@4a0093b8 { compatible = "ti,gate-clock"; clocks = <0x5c>; #clock-cells = <0x00>; reg = <0x13b8>; ti,bit-shift = <0x0a>; phandle = <0xbe>; }; clock-apll-pcie-clkvcoldo { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x5b>; clock-mult = <0x01>; clock-div = <0x01>; phandle = <0x122>; }; clock-apll-pcie-clkvcoldo-div { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x5b>; clock-mult = <0x01>; clock-div = <0x01>; phandle = <0x123>; }; clock-apll-pcie-m2 { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x5b>; clock-mult = <0x01>; clock-div = <0x01>; phandle = <0x8d>; }; clock-dpll-per-byp-mux-23@14c { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x0f 0x5d>; ti,bit-shift = <0x17>; reg = <0x14c>; phandle = <0x5e>; }; clock@140 { #clock-cells = <0x00>; compatible = "ti,omap4-dpll-clock"; clocks = <0x0f 0x5e>; reg = <0x140 0x144 0x14c 0x148>; phandle = <0x5f>; }; clock-dpll-per-m2-8@150 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x5f>; ti,max-div = <0x1f>; ti,autoidle-shift = <0x08>; reg = <0x150>; ti,index-starts-at-one; ti,invert-autoidle-bit; phandle = <0x60>; }; clock-func-96m-aon-dclk-div { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x60>; clock-mult = <0x01>; clock-div = <0x01>; phandle = <0x9b>; }; clock-dpll-usb-byp-mux-23@18c { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x0f 0x61>; ti,bit-shift = <0x17>; reg = <0x18c>; phandle = <0x62>; }; clock@180 { #clock-cells = <0x00>; compatible = "ti,omap4-dpll-j-type-clock"; clocks = <0x0f 0x62>; reg = <0x180 0x184 0x18c 0x188>; phandle = <0x63>; }; clock-dpll-usb-m2-8@190 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x63>; ti,max-div = <0x7f>; ti,autoidle-shift = <0x08>; reg = <0x190>; ti,index-starts-at-one; ti,invert-autoidle-bit; phandle = <0x66>; }; clock-dpll-pcie-ref-m2-8@210 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x57>; ti,max-div = <0x7f>; ti,autoidle-shift = <0x08>; reg = <0x210>; ti,index-starts-at-one; ti,invert-autoidle-bit; phandle = <0x8c>; }; clock-dpll-per-x2 { #clock-cells = <0x00>; compatible = "ti,omap4-dpll-x2-clock"; clocks = <0x5f>; phandle = <0x64>; }; clock-dpll-per-h11x2-8@158 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x64>; ti,max-div = <0x3f>; ti,autoidle-shift = <0x08>; reg = <0x158>; ti,index-starts-at-one; ti,invert-autoidle-bit; phandle = <0x65>; }; clock-dpll-per-h12x2-8@15c { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x64>; ti,max-div = <0x3f>; ti,autoidle-shift = <0x08>; reg = <0x15c>; ti,index-starts-at-one; ti,invert-autoidle-bit; phandle = <0x69>; }; clock-dpll-per-h13x2-8@160 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x64>; ti,max-div = <0x3f>; ti,autoidle-shift = <0x08>; reg = <0x160>; ti,index-starts-at-one; ti,invert-autoidle-bit; phandle = <0x7b>; }; clock-dpll-per-h14x2-8@164 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x64>; ti,max-div = <0x3f>; ti,autoidle-shift = <0x08>; reg = <0x164>; ti,index-starts-at-one; ti,invert-autoidle-bit; phandle = <0x72>; }; clock-dpll-per-m2x2-8@150 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x64>; ti,max-div = <0x1f>; ti,autoidle-shift = <0x08>; reg = <0x150>; ti,index-starts-at-one; ti,invert-autoidle-bit; phandle = <0x56>; }; clock-dpll-usb-clkdcoldo { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x63>; clock-mult = <0x01>; clock-div = <0x01>; phandle = <0x68>; }; clock-func-128m { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x65>; clock-mult = <0x01>; clock-div = <0x02>; phandle = <0x76>; }; clock-func-12m-fclk { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x56>; clock-mult = <0x01>; clock-div = <0x10>; phandle = <0x124>; }; clock-func-24m { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x60>; clock-mult = <0x01>; clock-div = <0x04>; phandle = <0x3e>; }; clock-func-48m-fclk { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x56>; clock-mult = <0x01>; clock-div = <0x04>; phandle = <0x55>; }; clock-func-96m-fclk { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x56>; clock-mult = <0x01>; clock-div = <0x02>; phandle = <0x125>; }; clock-l3init-60m@104 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x66>; reg = <0x104>; ti,dividers = <0x01 0x08>; phandle = <0x126>; }; clock-clkout2-8@6b0 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x67>; ti,bit-shift = <0x08>; reg = <0x6b0>; phandle = <0x127>; }; clock-l3init-960m-gfclk-8@6c0 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x68>; ti,bit-shift = <0x08>; reg = <0x6c0>; phandle = <0x6d>; }; dss_32khz_clk@1120 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x4f>; ti,bit-shift = <0x0b>; reg = <0x1120>; phandle = <0x128>; }; dss_48mhz_clk@1120 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x55>; ti,bit-shift = <0x09>; reg = <0x1120>; phandle = <0xe2>; }; dss_dss_clk@1120 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x69>; ti,bit-shift = <0x08>; reg = <0x1120>; ti,set-rate-parent; phandle = <0xdf>; }; dss_hdmi_clk@1120 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x6a>; ti,bit-shift = <0x0a>; reg = <0x1120>; phandle = <0xe3>; }; dss_video1_clk@1120 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x6b>; ti,bit-shift = <0x0c>; reg = <0x1120>; phandle = <0xe0>; }; dss_video2_clk@1120 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x6c>; ti,bit-shift = <0x0d>; reg = <0x1120>; phandle = <0xe1>; }; gpio2_dbclk@1760 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x4f>; ti,bit-shift = <0x08>; reg = <0x1760>; phandle = <0x129>; }; gpio3_dbclk@1768 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x4f>; ti,bit-shift = <0x08>; reg = <0x1768>; phandle = <0x12a>; }; gpio4_dbclk@1770 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x4f>; ti,bit-shift = <0x08>; reg = <0x1770>; phandle = <0x12b>; }; gpio5_dbclk@1778 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x4f>; ti,bit-shift = <0x08>; reg = <0x1778>; phandle = <0x12c>; }; gpio6_dbclk@1780 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x4f>; ti,bit-shift = <0x08>; reg = <0x1780>; phandle = <0x12d>; }; gpio7_dbclk@1810 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x4f>; ti,bit-shift = <0x08>; reg = <0x1810>; phandle = <0x12e>; }; gpio8_dbclk@1818 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x4f>; ti,bit-shift = <0x08>; reg = <0x1818>; phandle = <0x12f>; }; mmc1_clk32k@1328 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x4f>; ti,bit-shift = <0x08>; reg = <0x1328>; phandle = <0x130>; }; mmc2_clk32k@1330 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x4f>; ti,bit-shift = <0x08>; reg = <0x1330>; phandle = <0x131>; }; mmc3_clk32k@1820 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x4f>; ti,bit-shift = <0x08>; reg = <0x1820>; phandle = <0x132>; }; mmc4_clk32k@1828 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x4f>; ti,bit-shift = <0x08>; reg = <0x1828>; phandle = <0x133>; }; sata_ref_clk@1388 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x0f>; ti,bit-shift = <0x08>; reg = <0x1388>; phandle = <0xb7>; }; usb_otg_ss1_refclk960m@13f0 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x6d>; ti,bit-shift = <0x08>; reg = <0x13f0>; phandle = <0xc1>; }; usb_otg_ss2_refclk960m@1340 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x6d>; ti,bit-shift = <0x08>; reg = <0x1340>; phandle = <0xc3>; }; clock-usb-phy1-always-on-clk32k-8@640 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x4f>; ti,bit-shift = <0x08>; reg = <0x640>; phandle = <0xc0>; }; clock-usb-phy2-always-on-clk32k-8@688 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x4f>; ti,bit-shift = <0x08>; reg = <0x688>; phandle = <0xc2>; }; clock-usb-phy3-always-on-clk32k-8@698 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x4f>; ti,bit-shift = <0x08>; reg = <0x698>; phandle = <0xc4>; }; atl_dpll_clk_mux@c00 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x4f 0x38 0x39 0x2e>; ti,bit-shift = <0x18>; reg = <0xc00>; phandle = <0x6f>; }; atl_gfclk_mux@c00 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x08 0x6e 0x6f>; ti,bit-shift = <0x1a>; reg = <0xc00>; phandle = <0x0e>; }; rmii_50mhz_clk_mux@13d0 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x37 0x70>; ti,bit-shift = <0x18>; reg = <0x13d0>; phandle = <0x134>; }; gmac_rft_clk_mux@13d0 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x38 0x39 0x6e 0x2e 0x08>; ti,bit-shift = <0x19>; reg = <0x13d0>; phandle = <0xdc>; }; clock-gpu-core-gclk-mux-24@1220 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x71 0x72 0x26>; ti,bit-shift = <0x18>; reg = <0x1220>; assigned-clocks = <0x73>; assigned-clock-parents = <0x26>; phandle = <0x73>; }; clock-gpu-hyd-gclk-mux-26@1220 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x71 0x72 0x26>; ti,bit-shift = <0x1a>; reg = <0x1220>; assigned-clocks = <0x74>; assigned-clock-parents = <0x26>; phandle = <0x74>; }; clock-l3instr-ts-gclk-div-24@e50 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x75>; ti,bit-shift = <0x18>; reg = <0xe50>; ti,dividers = <0x08 0x10 0x20>; phandle = <0x135>; }; mcasp2_ahclkr_mux@1860 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x3c 0x3d 0x3e 0x3f 0x40 0x41 0x42 0x43 0x44 0x45 0x46 0x47 0x48 0x49>; ti,bit-shift = <0x1c>; reg = <0x1860>; phandle = <0xce>; }; mcasp2_ahclkx_mux@1860 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x3c 0x3d 0x3e 0x3f 0x40 0x41 0x42 0x43 0x44 0x45 0x46 0x47 0x48 0x49>; ti,bit-shift = <0x18>; reg = <0x1860>; phandle = <0xcd>; }; mcasp2_aux_gfclk_mux@1860 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x4a 0x4b 0x4c 0x4d>; ti,bit-shift = <0x16>; reg = <0x1860>; phandle = <0xcc>; }; mcasp3_ahclkx_mux@1868 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x3c 0x3d 0x3e 0x3f 0x40 0x41 0x42 0x43 0x44 0x45 0x46 0x47 0x48 0x49>; ti,bit-shift = <0x18>; reg = <0x1868>; phandle = <0xd0>; }; mcasp3_aux_gfclk_mux@1868 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x4a 0x4b 0x4c 0x4d>; ti,bit-shift = <0x16>; reg = <0x1868>; phandle = <0xcf>; }; mcasp4_ahclkx_mux@1898 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x3c 0x3d 0x3e 0x3f 0x40 0x41 0x42 0x43 0x44 0x45 0x46 0x47 0x48 0x49>; ti,bit-shift = <0x18>; reg = <0x1898>; phandle = <0xd2>; }; mcasp4_aux_gfclk_mux@1898 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x4a 0x4b 0x4c 0x4d>; ti,bit-shift = <0x16>; reg = <0x1898>; phandle = <0xd1>; }; mcasp5_ahclkx_mux@1878 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x3c 0x3d 0x3e 0x3f 0x40 0x41 0x42 0x43 0x44 0x45 0x46 0x47 0x48 0x49>; ti,bit-shift = <0x18>; reg = <0x1878>; phandle = <0xd4>; }; mcasp5_aux_gfclk_mux@1878 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x4a 0x4b 0x4c 0x4d>; ti,bit-shift = <0x16>; reg = <0x1878>; phandle = <0xd3>; }; mcasp6_ahclkx_mux@1904 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x3c 0x3d 0x3e 0x3f 0x40 0x41 0x42 0x43 0x44 0x45 0x46 0x47 0x48 0x49>; ti,bit-shift = <0x18>; reg = <0x1904>; phandle = <0xd6>; }; mcasp6_aux_gfclk_mux@1904 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x4a 0x4b 0x4c 0x4d>; ti,bit-shift = <0x16>; reg = <0x1904>; phandle = <0xd5>; }; mcasp7_ahclkx_mux@1908 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x3c 0x3d 0x3e 0x3f 0x40 0x41 0x42 0x43 0x44 0x45 0x46 0x47 0x48 0x49>; ti,bit-shift = <0x18>; reg = <0x1908>; phandle = <0xd8>; }; mcasp7_aux_gfclk_mux@1908 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x4a 0x4b 0x4c 0x4d>; ti,bit-shift = <0x16>; reg = <0x1908>; phandle = <0xd7>; }; mcasp8_ahclkx_mux@1890 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x3c 0x3d 0x3e 0x3f 0x40 0x41 0x42 0x43 0x44 0x45 0x46 0x47 0x48 0x49>; ti,bit-shift = <0x16>; reg = <0x1890>; phandle = <0xda>; }; mcasp8_aux_gfclk_mux@1890 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x4a 0x4b 0x4c 0x4d>; ti,bit-shift = <0x18>; reg = <0x1890>; phandle = <0xd9>; }; mmc1_fclk_mux@1328 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x76 0x56>; ti,bit-shift = <0x18>; reg = <0x1328>; phandle = <0x77>; }; mmc1_fclk_div@1328 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x77>; ti,bit-shift = <0x19>; ti,max-div = <0x04>; reg = <0x1328>; ti,index-power-of-two; phandle = <0x136>; }; mmc2_fclk_mux@1330 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x76 0x56>; ti,bit-shift = <0x18>; reg = <0x1330>; phandle = <0x78>; }; mmc2_fclk_div@1330 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x78>; ti,bit-shift = <0x19>; ti,max-div = <0x04>; reg = <0x1330>; ti,index-power-of-two; phandle = <0x137>; }; mmc3_gfclk_mux@1820 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x55 0x56>; ti,bit-shift = <0x18>; reg = <0x1820>; phandle = <0x79>; }; mmc3_gfclk_div@1820 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x79>; ti,bit-shift = <0x19>; ti,max-div = <0x04>; reg = <0x1820>; ti,index-power-of-two; phandle = <0x138>; }; mmc4_gfclk_mux@1828 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x55 0x56>; ti,bit-shift = <0x18>; reg = <0x1828>; phandle = <0x7a>; }; mmc4_gfclk_div@1828 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x7a>; ti,bit-shift = <0x19>; ti,max-div = <0x04>; reg = <0x1828>; ti,index-power-of-two; phandle = <0x139>; }; qspi_gfclk_mux@1838 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x76 0x7b>; ti,bit-shift = <0x18>; reg = <0x1838>; phandle = <0x7c>; }; qspi_gfclk_div@1838 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x7c>; ti,bit-shift = <0x19>; ti,max-div = <0x04>; reg = <0x1838>; ti,index-power-of-two; phandle = <0xb6>; }; timer10_gfclk_mux@1728 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x4e 0x4f 0x43 0x44 0x45 0x46 0x47 0x50 0x51 0x52 0x53>; ti,bit-shift = <0x18>; reg = <0x1728>; phandle = <0x13a>; }; timer11_gfclk_mux@1730 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x4e 0x4f 0x43 0x44 0x45 0x46 0x47 0x50 0x51 0x52 0x53>; ti,bit-shift = <0x18>; reg = <0x1730>; phandle = <0x13b>; }; timer13_gfclk_mux@17c8 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x4e 0x4f 0x43 0x44 0x45 0x46 0x47 0x50 0x51 0x52 0x53>; ti,bit-shift = <0x18>; reg = <0x17c8>; phandle = <0x13c>; }; timer14_gfclk_mux@17d0 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x4e 0x4f 0x43 0x44 0x45 0x46 0x47 0x50 0x51 0x52 0x53>; ti,bit-shift = <0x18>; reg = <0x17d0>; phandle = <0x13d>; }; timer15_gfclk_mux@17d8 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x4e 0x4f 0x43 0x44 0x45 0x46 0x47 0x50 0x51 0x52 0x53>; ti,bit-shift = <0x18>; reg = <0x17d8>; phandle = <0x13e>; }; timer16_gfclk_mux@1830 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x4e 0x4f 0x43 0x44 0x45 0x46 0x47 0x50 0x51 0x52 0x53>; ti,bit-shift = <0x18>; reg = <0x1830>; phandle = <0x13f>; }; timer2_gfclk_mux@1738 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x4e 0x4f 0x43 0x44 0x45 0x46 0x47 0x50 0x51 0x52 0x53>; ti,bit-shift = <0x18>; reg = <0x1738>; phandle = <0x140>; }; timer3_gfclk_mux@1740 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x4e 0x4f 0x43 0x44 0x45 0x46 0x47 0x50 0x51 0x52 0x53>; ti,bit-shift = <0x18>; reg = <0x1740>; phandle = <0x141>; }; timer4_gfclk_mux@1748 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x4e 0x4f 0x43 0x44 0x45 0x46 0x47 0x50 0x51 0x52 0x53>; ti,bit-shift = <0x18>; reg = <0x1748>; phandle = <0x142>; }; timer9_gfclk_mux@1750 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x4e 0x4f 0x43 0x44 0x45 0x46 0x47 0x50 0x51 0x52 0x53>; ti,bit-shift = <0x18>; reg = <0x1750>; phandle = <0x143>; }; uart1_gfclk_mux@1840 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x55 0x56>; ti,bit-shift = <0x18>; reg = <0x1840>; phandle = <0x144>; }; uart2_gfclk_mux@1848 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x55 0x56>; ti,bit-shift = <0x18>; reg = <0x1848>; phandle = <0x145>; }; uart3_gfclk_mux@1850 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x55 0x56>; ti,bit-shift = <0x18>; reg = <0x1850>; phandle = <0x146>; }; uart4_gfclk_mux@1858 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x55 0x56>; ti,bit-shift = <0x18>; reg = <0x1858>; phandle = <0x147>; }; uart5_gfclk_mux@1870 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x55 0x56>; ti,bit-shift = <0x18>; reg = <0x1870>; phandle = <0x148>; }; uart7_gfclk_mux@18d0 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x55 0x56>; ti,bit-shift = <0x18>; reg = <0x18d0>; phandle = <0x149>; }; uart8_gfclk_mux@18e0 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x55 0x56>; ti,bit-shift = <0x18>; reg = <0x18e0>; phandle = <0x14a>; }; uart9_gfclk_mux@18e8 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x55 0x56>; ti,bit-shift = <0x18>; reg = <0x18e8>; phandle = <0x14b>; }; clock-vip1-gclk-mux-24@1020 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x08 0x7d>; ti,bit-shift = <0x18>; reg = <0x1020>; phandle = <0x14c>; }; clock-vip2-gclk-mux-24@1028 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x08 0x7d>; ti,bit-shift = <0x18>; reg = <0x1028>; phandle = <0x14d>; }; vip3_gclk_mux@1030 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x08 0x7d>; ti,bit-shift = <0x18>; reg = <0x1030>; phandle = <0x14e>; }; }; clockdomains { phandle = <0x14f>; coreaon_clkdm { compatible = "ti,clockdomain"; clocks = <0x63>; phandle = <0x150>; }; }; }; }; l4@4ae00000 { compatible = "ti,dra7-l4-wkup\0simple-bus"; #address-cells = <0x01>; #size-cells = <0x01>; ranges = <0x00 0x4ae00000 0x3f000>; phandle = <0x151>; counter@4000 { compatible = "ti,omap-counter32k"; reg = <0x4000 0x40>; ti,hwmods = "counter_32k"; phandle = <0x152>; }; prm@6000 { compatible = "ti,dra7-prm\0simple-bus"; reg = <0x6000 0x3000>; interrupts = <0x00 0x06 0x04>; #address-cells = <0x01>; #size-cells = <0x01>; ranges = <0x00 0x6000 0x3000>; phandle = <0x153>; clocks { #address-cells = <0x01>; #size-cells = <0x00>; phandle = <0x154>; clock-sys-clkin1@110 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x7e 0x7f 0x80 0x81 0x82 0x83 0x84>; reg = <0x110>; ti,index-starts-at-one; phandle = <0x0f>; }; clock-abe-dpll-sys-clk-mux@118 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x0f 0x43>; reg = <0x118>; phandle = <0x85>; }; clock-abe-dpll-bypass-clk-mux@114 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x85 0x4f>; reg = <0x114>; phandle = <0x11>; }; clock-abe-dpll-clk-mux@10c { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x85 0x4f>; reg = <0x10c>; phandle = <0x10>; }; clock-abe-24m@11c { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x14>; reg = <0x11c>; ti,dividers = <0x08 0x10>; phandle = <0x3c>; }; clock-aess@178 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x86>; reg = <0x178>; ti,max-div = <0x02>; phandle = <0x87>; }; clock-abe-giclk-div@174 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x87>; reg = <0x174>; ti,max-div = <0x02>; phandle = <0x50>; }; clock-abe-lp-clk-div@1d8 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x14>; reg = <0x1d8>; ti,dividers = <0x10 0x20>; phandle = <0xa6>; }; clock-abe-sys-clk-div@120 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x0f>; reg = <0x120>; ti,max-div = <0x02>; phandle = <0x3d>; }; clock-adc-gfclk-mux@1dc { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x0f 0x43 0x4f>; reg = <0x1dc>; phandle = <0x155>; }; clock-sys-clk1-dclk-div@1c8 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x0f>; ti,max-div = <0x40>; reg = <0x1c8>; ti,index-power-of-two; phandle = <0x8f>; }; clock-sys-clk2-dclk-div@1cc { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x43>; ti,max-div = <0x40>; reg = <0x1cc>; ti,index-power-of-two; phandle = <0x90>; }; clock-per-abe-x1-dclk-div@1bc { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x6e>; ti,max-div = <0x40>; reg = <0x1bc>; ti,index-power-of-two; phandle = <0x91>; }; clock-dsp-gclk-div@18c { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x1f>; ti,max-div = <0x40>; reg = <0x18c>; ti,index-power-of-two; phandle = <0x93>; }; clock-gpu-dclk@1a0 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x26>; ti,max-div = <0x40>; reg = <0x1a0>; ti,index-power-of-two; phandle = <0x95>; }; clock-emif-phy-dclk-div@190 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x88>; ti,max-div = <0x40>; reg = <0x190>; ti,index-power-of-two; phandle = <0x97>; }; clock-gmac-250m-dclk-div@19c { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x89>; ti,max-div = <0x40>; reg = <0x19c>; ti,index-power-of-two; phandle = <0x8a>; }; clock-gmac-main { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x8a>; clock-mult = <0x01>; clock-div = <0x02>; phandle = <0xdb>; }; clock-l3init-480m-dclk-div@1ac { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x66>; ti,max-div = <0x40>; reg = <0x1ac>; ti,index-power-of-two; phandle = <0x9c>; }; clock-usb-otg-dclk-div@184 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x8b>; ti,max-div = <0x40>; reg = <0x184>; ti,index-power-of-two; phandle = <0x9d>; }; clock-sata-dclk-div@1c0 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x0f>; ti,max-div = <0x40>; reg = <0x1c0>; ti,index-power-of-two; phandle = <0x9e>; }; clock-pcie2-dclk-div@1b8 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x8c>; ti,max-div = <0x40>; reg = <0x1b8>; ti,index-power-of-two; phandle = <0x9f>; }; clock-pcie-dclk-div@1b4 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x8d>; ti,max-div = <0x40>; reg = <0x1b4>; ti,index-power-of-two; phandle = <0xa0>; }; clock-emu-dclk-div@194 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x0f>; ti,max-div = <0x40>; reg = <0x194>; ti,index-power-of-two; phandle = <0xa1>; }; clock-secure-32k-dclk-div@1c4 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x8e>; ti,max-div = <0x40>; reg = <0x1c4>; ti,index-power-of-two; phandle = <0xa2>; }; clock-clkoutmux0-clk-mux@158 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x8f 0x90 0x91 0x92 0x93 0x94 0x95 0x96 0x97 0x8a 0x98 0x99 0x9a 0x9b 0x9c 0x9d 0x9e 0x9f 0xa0 0xa1 0xa2 0xa3>; reg = <0x158>; phandle = <0x54>; }; clock-clkoutmux1-clk-mux@15c { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x8f 0x90 0x91 0x92 0x93 0x94 0x95 0x96 0x97 0x8a 0x98 0x99 0x9a 0x9b 0x9c 0x9d 0x9e 0x9f 0xa0 0xa1 0xa2 0xa3>; reg = <0x15c>; phandle = <0x156>; }; clock-clkoutmux2-clk-mux@160 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x8f 0x90 0x91 0x92 0x93 0x94 0x95 0x96 0x97 0x8a 0x98 0x99 0x9a 0x9b 0x9c 0x9d 0x9e 0x9f 0xa0 0xa1 0xa2 0xa3>; reg = <0x160>; phandle = <0x67>; }; clock-custefuse-sys-gfclk-div { #clock-cells = <0x00>; compatible = "fixed-factor-clock"; clocks = <0x0f>; clock-mult = <0x01>; clock-div = <0x02>; phandle = <0x157>; }; clock-eve@180 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x32 0x35>; reg = <0x180>; phandle = <0x158>; }; clock-hdmi-dpll-clk-mux@164 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x0f 0x43>; reg = <0x164>; phandle = <0x6a>; }; clock-mlb@134 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0xa4>; ti,max-div = <0x40>; reg = <0x134>; ti,index-power-of-two; phandle = <0x48>; }; clock-mlbp@130 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0xa5>; ti,max-div = <0x40>; reg = <0x130>; ti,index-power-of-two; phandle = <0x49>; }; clock-per-abe-x1-gfclk2-div@138 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x6e>; ti,max-div = <0x40>; reg = <0x138>; ti,index-power-of-two; phandle = <0x4a>; }; clock-timer-sys-clk-div@144 { #clock-cells = <0x00>; compatible = "ti,divider-clock"; clocks = <0x0f>; reg = <0x144>; ti,max-div = <0x02>; phandle = <0x4e>; }; clock-video1-dpll-clk-mux@168 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x0f 0x43>; reg = <0x168>; phandle = <0x6b>; }; clock-video2-dpll-clk-mux@16c { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x0f 0x43>; reg = <0x16c>; phandle = <0x6c>; }; clock-wkupaon-iclk-mux@108 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x0f 0xa6>; reg = <0x108>; phandle = <0x75>; }; gpio1_dbclk@1838 { #clock-cells = <0x00>; compatible = "ti,gate-clock"; clocks = <0x4f>; ti,bit-shift = <0x08>; reg = <0x1838>; phandle = <0x159>; }; dcan1_sys_clk_mux@1888 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x0f 0x43>; ti,bit-shift = <0x18>; reg = <0x1888>; phandle = <0xde>; }; timer1_gfclk_mux@1840 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x4e 0x4f 0x43 0x44 0x45 0x46 0x47 0x50 0x51 0x52 0x53>; ti,bit-shift = <0x18>; reg = <0x1840>; phandle = <0x15a>; }; uart10_gfclk_mux@1880 { #clock-cells = <0x00>; compatible = "ti,mux-clock"; clocks = <0x55 0x56>; ti,bit-shift = <0x18>; reg = <0x1880>; phandle = <0x15b>; }; }; clockdomains { phandle = <0x15c>; }; ipu1_rst@510 { compatible = "ti,dra7-reset"; reg = <0x510 0x08>; ti,nresets = <0x03>; #reset-cells = <0x01>; phandle = <0xe7>; }; ipu2_rst@910 { compatible = "ti,dra7-reset"; reg = <0x910 0x08>; ti,nresets = <0x03>; #reset-cells = <0x01>; phandle = <0xec>; }; }; scm_conf@c000 { compatible = "syscon"; reg = <0xc000 0x1000>; phandle = <0x05>; }; }; axi@0 { compatible = "simple-bus"; #size-cells = <0x01>; #address-cells = <0x01>; ranges = <0x51000000 0x51000000 0x3000 0x00 0x20000000 0x10000000>; pcie@51000000 { compatible = "ti,dra7-pcie"; reg = <0x51000000 0x2000 0x51002000 0x14c 0x1000 0x2000>; reg-names = "rc_dbics\0ti_conf\0config"; interrupts = <0x00 0xe8 0x04 0x00 0xe9 0x04>; #address-cells = <0x03>; #size-cells = <0x02>; device_type = "pci"; ranges = <0x81000000 0x00 0x00 0x3000 0x00 0x10000 0x82000000 0x00 0x20013000 0x13000 0x00 0xffed000>; bus-range = <0x00 0xff>; #interrupt-cells = <0x01>; num-lanes = <0x01>; linux,pci-domain = <0x00>; ti,hwmods = "pcie1"; phys = <0xa7>; phy-names = "pcie-phy0"; interrupt-map-mask = <0x00 0x00 0x00 0x07>; interrupt-map = <0x00 0x00 0x00 0x01 0xa8 0x01 0x00 0x00 0x00 0x02 0xa8 0x02 0x00 0x00 0x00 0x03 0xa8 0x03 0x00 0x00 0x00 0x04 0xa8 0x04>; status = "disabled"; phandle = <0x15d>; interrupt-controller { interrupt-controller; #address-cells = <0x00>; #interrupt-cells = <0x01>; phandle = <0xa8>; }; }; pcie_ep@51000000 { compatible = "ti,dra7-pcie-ep"; reg = <0x51000000 0x28 0x51002000 0x14c 0x51001000 0x28 0x1000 0x10000000>; reg-names = "ep_dbics\0ti_conf\0ep_dbics2\0addr_space"; interrupts = <0x00 0xe8 0x04>; num-lanes = <0x01>; num-ib-windows = <0x04>; num-ob-windows = <0x10>; ti,hwmods = "pcie1"; phys = <0xa7>; phy-names = "pcie-phy0"; ti,syscon-unaligned-access = <0xa9 0x14 0x02>; status = "disabled"; phandle = <0x15e>; }; }; target-module@51800000 { compatible = "simple-bus"; #size-cells = <0x01>; #address-cells = <0x01>; ranges = <0x51800000 0x51800000 0x3000 0x00 0x30000000 0x10000000>; status = "disabled"; phandle = <0x15f>; pcie@51800000 { compatible = "ti,dra7-pcie"; reg = <0x51800000 0x2000 0x51802000 0x14c 0x1000 0x2000>; reg-names = "rc_dbics\0ti_conf\0config"; interrupts = <0x00 0x163 0x04 0x00 0x164 0x04>; #address-cells = <0x03>; #size-cells = <0x02>; device_type = "pci"; ranges = <0x81000000 0x00 0x00 0x30003000 0x00 0x10000 0x82000000 0x00 0x30013000 0x30013000 0x00 0xffed000>; bus-range = <0x00 0xff>; #interrupt-cells = <0x01>; num-lanes = <0x01>; linux,pci-domain = <0x01>; ti,hwmods = "pcie2"; phys = <0xaa>; phy-names = "pcie-phy0"; interrupt-map-mask = <0x00 0x00 0x00 0x07>; interrupt-map = <0x00 0x00 0x00 0x01 0xab 0x01 0x00 0x00 0x00 0x02 0xab 0x02 0x00 0x00 0x00 0x03 0xab 0x03 0x00 0x00 0x00 0x04 0xab 0x04>; interrupt-controller { interrupt-controller; #address-cells = <0x00>; #interrupt-cells = <0x01>; phandle = <0xab>; }; }; }; ocmcram@40300000 { compatible = "mmio-sram"; reg = <0x40300000 0x80000>; ranges = <0x00 0x40300000 0x80000>; #address-cells = <0x01>; #size-cells = <0x01>; phandle = <0x160>; sram-hs@0 { compatible = "ti,secure-ram"; reg = <0x00 0x00>; }; }; ocmcram@40400000 { status = "disabled"; compatible = "mmio-sram"; reg = <0x40400000 0x100000>; ranges = <0x00 0x40400000 0x100000>; #address-cells = <0x01>; #size-cells = <0x01>; phandle = <0x161>; }; ocmcram@40500000 { status = "disabled"; compatible = "mmio-sram"; reg = <0x40500000 0x100000>; ranges = <0x00 0x40500000 0x100000>; #address-cells = <0x01>; #size-cells = <0x01>; phandle = <0x162>; }; bandgap@4a0021e0 { reg = <0x4a0021e0 0x0c 0x4a00232c 0x0c 0x4a002380 0x2c 0x4a0023c0 0x3c 0x4a002564 0x08 0x4a002574 0x50>; compatible = "ti,dra752-bandgap"; interrupts = <0x00 0x79 0x04>; #thermal-sensor-cells = <0x01>; bootph-pre-ram; phandle = <0xf2>; }; dsp_system@40d00000 { compatible = "syscon"; reg = <0x40d00000 0x100>; phandle = <0xb5>; }; padconf@4844a000 { compatible = "ti,dra7-iodelay"; reg = <0x4844a000 0xd1c>; #address-cells = <0x01>; #size-cells = <0x00>; #pinctrl-cells = <0x02>; phandle = <0x163>; mmc1_iodelay_ddr_rev11_conf { pinctrl-pin-array = <0x618 0x23c 0x21c 0x620 0x5f5 0x00 0x624 0x00 0x258 0x628 0x00 0x00 0x62c 0x37 0x00 0x630 0x193 0x78 0x634 0x00 0x00 0x638 0x00 0x00 0x63c 0x17 0x3c 0x640 0x00 0x00 0x644 0x00 0x00 0x648 0x19 0x3c 0x64c 0x00 0x00 0x650 0x00 0x00 0x654 0x00 0x00 0x658 0x00 0x00 0x65c 0x00 0x00>; phandle = <0x164>; }; mmc1_iodelay_ddr50_rev20_conf { pinctrl-pin-array = <0x618 0x434 0x14a 0x620 0x4f7 0x00 0x624 0x2d2 0x00 0x628 0x00 0x00 0x62c 0x00 0x00 0x630 0x2ef 0x00 0x634 0x00 0x00 0x638 0x14 0x00 0x63c 0x100 0x00 0x640 0x00 0x00 0x644 0x00 0x00 0x648 0x107 0x00 0x64c 0x00 0x00 0x650 0x00 0x00 0x654 0x00 0x00 0x658 0x00 0x00 0x65c 0x00 0x00>; phandle = <0x165>; }; mmc1_iodelay_sdr104_rev11_conf { pinctrl-pin-array = <0x620 0x427 0x11 0x628 0x00 0x00 0x62c 0x17 0x00 0x634 0x00 0x00 0x638 0x00 0x00 0x640 0x00 0x00 0x644 0x02 0x00 0x64c 0x00 0x00 0x650 0x00 0x00 0x658 0x00 0x00 0x65c 0x00 0x00>; phandle = <0x166>; }; mmc1_iodelay_sdr104_rev20_conf { pinctrl-pin-array = <0x620 0x258 0x190 0x628 0x00 0x00 0x62c 0x00 0x00 0x634 0x00 0x00 0x638 0x1e 0x00 0x640 0x00 0x00 0x644 0x00 0x00 0x64c 0x00 0x00 0x650 0x00 0x00 0x658 0x00 0x00 0x65c 0x00 0x00>; phandle = <0x167>; }; mmc2_iodelay_hs200_rev11_conf { pinctrl-pin-array = <0x190 0x26d 0x258 0x194 0x12c 0x00 0x1a8 0x2e3 0x258 0x1ac 0xf0 0x00 0x1b4 0x32c 0x258 0x1b8 0xf0 0x00 0x1c0 0x3ba 0x258 0x1c4 0x3c 0x00 0x1d0 0x53c 0x1a4 0x1d8 0x3a7 0x258 0x1dc 0x00 0x00 0x1e4 0x20d 0x258 0x1e8 0x78 0x00 0x1f0 0x2ff 0x258 0x1f4 0xe1 0x00 0x1fc 0x235 0x258 0x200 0x3c 0x00 0x364 0x3c9 0x258 0x368 0xb4 0x00>; phandle = <0x168>; }; mmc2_iodelay_hs200_rev20_conf { pinctrl-pin-array = <0x190 0x112 0x00 0x194 0xa2 0x00 0x1a8 0x191 0x00 0x1ac 0x49 0x00 0x1b4 0x1d1 0x00 0x1b8 0x73 0x00 0x1c0 0x279 0x00 0x1c4 0x2f 0x00 0x1d0 0x3a7 0x118 0x1d8 0x26d 0x00 0x1dc 0x00 0x00 0x1e4 0xb7 0x00 0x1e8 0x00 0x00 0x1f0 0x1d3 0x00 0x1f4 0x00 0x00 0x1fc 0x106 0x00 0x200 0x2e 0x00 0x364 0x2ac 0x00 0x368 0x4c 0x00>; phandle = <0x169>; }; mmc2_iodelay_ddr_3_3v_rev11_conf { pinctrl-pin-array = <0x18c 0x00 0x78 0x190 0x00 0x00 0x194 0xae 0x00 0x1a4 0x109 0x168 0x1a8 0x00 0x00 0x1ac 0xa8 0x00 0x1b0 0x00 0x78 0x1b4 0x00 0x00 0x1b8 0x88 0x00 0x1bc 0x00 0x78 0x1c0 0x00 0x00 0x1c4 0x00 0x00 0x1c8 0x11f 0x1a4 0x1d0 0x36f 0x00 0x1d4 0x90 0xf0 0x1d8 0x00 0x00 0x1dc 0x00 0x00 0x1e0 0x00 0x00 0x1e4 0x00 0x00 0x1e8 0x22 0x00 0x1ec 0x00 0x78 0x1f0 0x00 0x00 0x1f4 0x78 0x00 0x1f8 0x78 0xb4 0x1fc 0x00 0x00 0x200 0x00 0x00 0x360 0x00 0x00 0x364 0x00 0x00 0x368 0x0b 0x00>; phandle = <0x16a>; }; mmc2_iodelay_ddr_1_8v_rev11_conf { pinctrl-pin-array = <0x18c 0x00 0x00 0x190 0x00 0x00 0x194 0xae 0x00 0x1a4 0x112 0xf0 0x1a8 0x00 0x00 0x1ac 0xa8 0x00 0x1b0 0x00 0x3c 0x1b4 0x00 0x00 0x1b8 0x88 0x00 0x1bc 0x00 0x3c 0x1c0 0x00 0x00 0x1c4 0x00 0x00 0x1c8 0x202 0x168 0x1d0 0x36f 0x00 0x1d4 0xbb 0x78 0x1d8 0x00 0x00 0x1dc 0x00 0x00 0x1e0 0x00 0x00 0x1e4 0x00 0x00 0x1e8 0x22 0x00 0x1ec 0x00 0x3c 0x1f0 0x00 0x00 0x1f4 0x78 0x00 0x1f8 0x79 0x3c 0x1fc 0x00 0x00 0x200 0x00 0x00 0x360 0x00 0x00 0x364 0x00 0x00 0x368 0x0b 0x00>; phandle = <0x16b>; }; mmc3_iodelay_manual1_conf { pinctrl-pin-array = <0x678 0x196 0x00 0x680 0x293 0x00 0x684 0x00 0x00 0x688 0x00 0x00 0x68c 0x00 0x00 0x690 0x82 0x00 0x694 0x00 0x00 0x698 0x00 0x00 0x69c 0xa9 0x00 0x6a0 0x00 0x00 0x6a4 0x00 0x00 0x6a8 0x00 0x00 0x6ac 0x00 0x00 0x6b0 0x00 0x00 0x6b4 0x1c9 0x00 0x6b8 0x00 0x00 0x6bc 0x00 0x00>; phandle = <0x16c>; }; mmc4_iodelay_ds_rev11_conf { pinctrl-pin-array = <0x840 0x00 0x00 0x848 0x00 0x00 0x84c 0x60 0x00 0x850 0x00 0x00 0x854 0x00 0x00 0x870 0x246 0x00 0x874 0x00 0x00 0x878 0x00 0x00 0x87c 0x187 0x00 0x880 0x00 0x00 0x884 0x00 0x00 0x888 0x231 0x00 0x88c 0x00 0x00 0x890 0x00 0x00 0x894 0x24c 0x00 0x898 0x00 0x00 0x89c 0x00 0x00>; phandle = <0x16d>; }; mmc4_iodelay_ds_rev20_conf { pinctrl-pin-array = <0x840 0x00 0x00 0x848 0x00 0x00 0x84c 0x133 0x00 0x850 0x00 0x00 0x854 0x00 0x00 0x870 0x311 0x00 0x874 0x00 0x00 0x878 0x00 0x00 0x87c 0x265 0x00 0x880 0x00 0x00 0x884 0x00 0x00 0x888 0x2ab 0x00 0x88c 0x00 0x00 0x890 0x00 0x00 0x894 0x343 0x00 0x898 0x00 0x00 0x89c 0x00 0x00>; phandle = <0x16e>; }; mmc4_iodelay_sdr12_hs_sdr25_rev11_conf { pinctrl-pin-array = <0x840 0x00 0x00 0x848 0xa5b 0x00 0x84c 0x624 0x00 0x850 0x00 0x00 0x854 0x00 0x00 0x870 0x779 0x00 0x874 0x00 0x00 0x878 0x00 0x00 0x87c 0x6b9 0x00 0x880 0x00 0x00 0x884 0x00 0x00 0x888 0x763 0x00 0x88c 0x00 0x00 0x890 0x00 0x00 0x894 0x77f 0x00 0x898 0x00 0x00 0x89c 0x00 0x00>; phandle = <0x16f>; }; mmc4_iodelay_sdr12_hs_sdr25_rev20_conf { pinctrl-pin-array = <0x840 0x00 0x00 0x848 0x47b 0x00 0x84c 0x72a 0x00 0x850 0x00 0x00 0x854 0x00 0x00 0x870 0x875 0x00 0x874 0x00 0x00 0x878 0x00 0x00 0x87c 0x789 0x40 0x880 0x00 0x00 0x884 0x00 0x00 0x888 0x78f 0x80 0x88c 0x00 0x00 0x890 0x00 0x00 0x894 0x87c 0x2c 0x898 0x00 0x00 0x89c 0x00 0x00>; phandle = <0x170>; }; }; dma-controller@4a056000 { compatible = "ti,omap4430-sdma"; reg = <0x4a056000 0x1000>; interrupts = <0x00 0x07 0x04 0x00 0x08 0x04 0x00 0x09 0x04 0x00 0x0a 0x04>; #dma-cells = <0x01>; dma-channels = <0x20>; dma-requests = <0x7f>; phandle = <0x0c>; }; edma@43300000 { compatible = "ti,edma3-tpcc"; ti,hwmods = "tpcc"; reg = <0x43300000 0x100000>; reg-names = "edma3_cc"; interrupts = <0x00 0x169 0x04 0x00 0x168 0x04 0x00 0x167 0x04>; interrupt-names = "edma3_ccint\0edma3_mperr\0edma3_ccerrint"; dma-requests = <0x40>; #dma-cells = <0x02>; ti,tptcs = <0xac 0x07 0xad 0x00>; phandle = <0x0d>; }; tptc@43400000 { compatible = "ti,edma3-tptc"; ti,hwmods = "tptc0"; reg = <0x43400000 0x100000>; interrupts = <0x00 0x172 0x04>; interrupt-names = "edma3_tcerrint"; phandle = <0xac>; }; tptc@43500000 { compatible = "ti,edma3-tptc"; ti,hwmods = "tptc1"; reg = <0x43500000 0x100000>; interrupts = <0x00 0x173 0x04>; interrupt-names = "edma3_tcerrint"; phandle = <0xad>; }; gpio@4ae10000 { compatible = "ti,omap4-gpio"; reg = <0x4ae10000 0x200>; interrupts = <0x00 0x18 0x04>; ti,hwmods = "gpio1"; gpio-controller; #gpio-cells = <0x02>; interrupt-controller; #interrupt-cells = <0x02>; bootph-pre-ram; phandle = <0x171>; }; gpio@48055000 { compatible = "ti,omap4-gpio"; reg = <0x48055000 0x200>; interrupts = <0x00 0x19 0x04>; ti,hwmods = "gpio2"; gpio-controller; #gpio-cells = <0x02>; interrupt-controller; #interrupt-cells = <0x02>; bootph-pre-ram; phandle = <0x172>; }; gpio@48057000 { compatible = "ti,omap4-gpio"; reg = <0x48057000 0x200>; interrupts = <0x00 0x1a 0x04>; ti,hwmods = "gpio3"; gpio-controller; #gpio-cells = <0x02>; interrupt-controller; #interrupt-cells = <0x02>; bootph-pre-ram; phandle = <0x173>; }; gpio@48059000 { compatible = "ti,omap4-gpio"; reg = <0x48059000 0x200>; interrupts = <0x00 0x1b 0x04>; ti,hwmods = "gpio4"; gpio-controller; #gpio-cells = <0x02>; interrupt-controller; #interrupt-cells = <0x02>; bootph-pre-ram; phandle = <0xdd>; }; gpio@4805b000 { compatible = "ti,omap4-gpio"; reg = <0x4805b000 0x200>; interrupts = <0x00 0x1c 0x04>; ti,hwmods = "gpio5"; gpio-controller; #gpio-cells = <0x02>; interrupt-controller; #interrupt-cells = <0x02>; bootph-pre-ram; phandle = <0x174>; }; gpio@4805d000 { compatible = "ti,omap4-gpio"; reg = <0x4805d000 0x200>; interrupts = <0x00 0x1d 0x04>; ti,hwmods = "gpio6"; gpio-controller; #gpio-cells = <0x02>; interrupt-controller; #interrupt-cells = <0x02>; bootph-pre-ram; phandle = <0x175>; }; gpio@48051000 { compatible = "ti,omap4-gpio"; reg = <0x48051000 0x200>; interrupts = <0x00 0x1e 0x04>; ti,hwmods = "gpio7"; gpio-controller; #gpio-cells = <0x02>; interrupt-controller; #interrupt-cells = <0x02>; bootph-pre-ram; phandle = <0x176>; }; gpio@48053000 { compatible = "ti,omap4-gpio"; reg = <0x48053000 0x200>; interrupts = <0x00 0x74 0x04>; ti,hwmods = "gpio8"; gpio-controller; #gpio-cells = <0x02>; interrupt-controller; #interrupt-cells = <0x02>; phandle = <0x177>; }; serial@4806a000 { compatible = "ti,dra742-uart\0ti,omap4-uart"; reg = <0x4806a000 0x100>; interrupts-extended = <0x01 0x00 0x43 0x04>; ti,hwmods = "uart1"; clock-frequency = <0x2dc6c00>; status = "disabled"; dmas = <0xae 0x31 0xae 0x32>; dma-names = "tx\0rx"; bootph-pre-ram; reg-shift = <0x02>; phandle = <0x178>; }; serial@4806c000 { compatible = "ti,dra742-uart\0ti,omap4-uart"; reg = <0x4806c000 0x100>; interrupts = <0x00 0x44 0x04>; ti,hwmods = "uart2"; clock-frequency = <0x2dc6c00>; status = "disabled"; dmas = <0xae 0x33 0xae 0x34>; dma-names = "tx\0rx"; phandle = <0x179>; }; serial@48020000 { compatible = "ti,dra742-uart\0ti,omap4-uart"; reg = <0x48020000 0x100>; interrupts = <0x00 0x45 0x04>; ti,hwmods = "uart3"; clock-frequency = <0x2dc6c00>; status = "okay"; dmas = <0xae 0x35 0xae 0x36>; dma-names = "tx\0rx"; bootph-pre-ram; reg-shift = <0x02>; phandle = <0x17a>; }; serial@4806e000 { compatible = "ti,dra742-uart\0ti,omap4-uart"; reg = <0x4806e000 0x100>; interrupts = <0x00 0x41 0x04>; ti,hwmods = "uart4"; clock-frequency = <0x2dc6c00>; status = "disabled"; dmas = <0xae 0x37 0xae 0x38>; dma-names = "tx\0rx"; phandle = <0x17b>; }; serial@48066000 { compatible = "ti,dra742-uart\0ti,omap4-uart"; reg = <0x48066000 0x100>; interrupts = <0x00 0x64 0x04>; ti,hwmods = "uart5"; clock-frequency = <0x2dc6c00>; status = "disabled"; dmas = <0xae 0x3f 0xae 0x40>; dma-names = "tx\0rx"; phandle = <0x17c>; }; serial@48068000 { compatible = "ti,dra742-uart\0ti,omap4-uart"; reg = <0x48068000 0x100>; interrupts = <0x00 0x65 0x04>; ti,hwmods = "uart6"; clock-frequency = <0x2dc6c00>; status = "disabled"; dmas = <0xae 0x4f 0xae 0x50>; dma-names = "tx\0rx"; phandle = <0x17d>; }; serial@48420000 { compatible = "ti,dra742-uart\0ti,omap4-uart"; reg = <0x48420000 0x100>; interrupts = <0x00 0xda 0x04>; ti,hwmods = "uart7"; clock-frequency = <0x2dc6c00>; status = "disabled"; phandle = <0x17e>; }; serial@48422000 { compatible = "ti,dra742-uart\0ti,omap4-uart"; reg = <0x48422000 0x100>; interrupts = <0x00 0xdb 0x04>; ti,hwmods = "uart8"; clock-frequency = <0x2dc6c00>; status = "disabled"; phandle = <0x17f>; }; serial@48424000 { compatible = "ti,dra742-uart\0ti,omap4-uart"; reg = <0x48424000 0x100>; interrupts = <0x00 0xdc 0x04>; ti,hwmods = "uart9"; clock-frequency = <0x2dc6c00>; status = "disabled"; phandle = <0x180>; }; serial@4ae2b000 { compatible = "ti,dra742-uart\0ti,omap4-uart"; reg = <0x4ae2b000 0x100>; interrupts = <0x00 0xdd 0x04>; ti,hwmods = "uart10"; clock-frequency = <0x2dc6c00>; status = "disabled"; phandle = <0x181>; }; mailbox@4a0f4000 { compatible = "ti,omap4-mailbox"; reg = <0x4a0f4000 0x200>; interrupts = <0x00 0x15 0x04 0x00 0x87 0x04 0x00 0x86 0x04>; ti,hwmods = "mailbox1"; #mbox-cells = <0x01>; ti,mbox-num-users = <0x03>; ti,mbox-num-fifos = <0x08>; status = "disabled"; phandle = <0x182>; }; mailbox@4883a000 { compatible = "ti,omap4-mailbox"; reg = <0x4883a000 0x200>; interrupts = <0x00 0xed 0x04 0x00 0xee 0x04 0x00 0xef 0x04 0x00 0xf0 0x04>; ti,hwmods = "mailbox2"; #mbox-cells = <0x01>; ti,mbox-num-users = <0x04>; ti,mbox-num-fifos = <0x0c>; status = "disabled"; phandle = <0x183>; }; mailbox@4883c000 { compatible = "ti,omap4-mailbox"; reg = <0x4883c000 0x200>; interrupts = <0x00 0xf1 0x04 0x00 0xf2 0x04 0x00 0xf3 0x04 0x00 0xf4 0x04>; ti,hwmods = "mailbox3"; #mbox-cells = <0x01>; ti,mbox-num-users = <0x04>; ti,mbox-num-fifos = <0x0c>; status = "disabled"; phandle = <0x184>; }; mailbox@4883e000 { compatible = "ti,omap4-mailbox"; reg = <0x4883e000 0x200>; interrupts = <0x00 0xf5 0x04 0x00 0xf6 0x04 0x00 0xf7 0x04 0x00 0xf8 0x04>; ti,hwmods = "mailbox4"; #mbox-cells = <0x01>; ti,mbox-num-users = <0x04>; ti,mbox-num-fifos = <0x0c>; status = "disabled"; phandle = <0x185>; }; mailbox@48840000 { compatible = "ti,omap4-mailbox"; reg = <0x48840000 0x200>; interrupts = <0x00 0xf9 0x04 0x00 0xfa 0x04 0x00 0xfb 0x04 0x00 0xfc 0x04>; ti,hwmods = "mailbox5"; #mbox-cells = <0x01>; ti,mbox-num-users = <0x04>; ti,mbox-num-fifos = <0x0c>; status = "disabled"; phandle = <0x186>; mbox-ipu1-ipc3x { ti,mbox-tx = <0x06 0x02 0x02>; ti,mbox-rx = <0x04 0x02 0x02>; status = "disabled"; phandle = <0x187>; }; mbox-dsp1-ipc3x { ti,mbox-tx = <0x05 0x02 0x02>; ti,mbox-rx = <0x01 0x02 0x02>; status = "disabled"; phandle = <0x188>; }; }; mailbox@48842000 { compatible = "ti,omap4-mailbox"; reg = <0x48842000 0x200>; interrupts = <0x00 0xfd 0x04 0x00 0xfe 0x04 0x00 0xff 0x04 0x00 0x100 0x04>; ti,hwmods = "mailbox6"; #mbox-cells = <0x01>; ti,mbox-num-users = <0x04>; ti,mbox-num-fifos = <0x0c>; status = "disabled"; phandle = <0x189>; mbox-ipu2-ipc3x { ti,mbox-tx = <0x06 0x02 0x02>; ti,mbox-rx = <0x04 0x02 0x02>; status = "disabled"; phandle = <0x18a>; }; mbox-dsp2-ipc3x { ti,mbox-tx = <0x05 0x02 0x02>; ti,mbox-rx = <0x01 0x02 0x02>; status = "disabled"; phandle = <0x18b>; }; }; mailbox@48844000 { compatible = "ti,omap4-mailbox"; reg = <0x48844000 0x200>; interrupts = <0x00 0x101 0x04 0x00 0x102 0x04 0x00 0x103 0x04 0x00 0x104 0x04>; ti,hwmods = "mailbox7"; #mbox-cells = <0x01>; ti,mbox-num-users = <0x04>; ti,mbox-num-fifos = <0x0c>; status = "disabled"; phandle = <0x18c>; }; mailbox@48846000 { compatible = "ti,omap4-mailbox"; reg = <0x48846000 0x200>; interrupts = <0x00 0x105 0x04 0x00 0x106 0x04 0x00 0x107 0x04 0x00 0x108 0x04>; ti,hwmods = "mailbox8"; #mbox-cells = <0x01>; ti,mbox-num-users = <0x04>; ti,mbox-num-fifos = <0x0c>; status = "disabled"; phandle = <0x18d>; }; mailbox@4885e000 { compatible = "ti,omap4-mailbox"; reg = <0x4885e000 0x200>; interrupts = <0x00 0x109 0x04 0x00 0x10a 0x04 0x00 0x10b 0x04 0x00 0x10c 0x04>; ti,hwmods = "mailbox9"; #mbox-cells = <0x01>; ti,mbox-num-users = <0x04>; ti,mbox-num-fifos = <0x0c>; status = "disabled"; phandle = <0x18e>; }; mailbox@48860000 { compatible = "ti,omap4-mailbox"; reg = <0x48860000 0x200>; interrupts = <0x00 0x10d 0x04 0x00 0x10e 0x04 0x00 0x10f 0x04 0x00 0x110 0x04>; ti,hwmods = "mailbox10"; #mbox-cells = <0x01>; ti,mbox-num-users = <0x04>; ti,mbox-num-fifos = <0x0c>; status = "disabled"; phandle = <0x18f>; }; mailbox@48862000 { compatible = "ti,omap4-mailbox"; reg = <0x48862000 0x200>; interrupts = <0x00 0x111 0x04 0x00 0x112 0x04 0x00 0x113 0x04 0x00 0x114 0x04>; ti,hwmods = "mailbox11"; #mbox-cells = <0x01>; ti,mbox-num-users = <0x04>; ti,mbox-num-fifos = <0x0c>; status = "disabled"; phandle = <0x190>; }; mailbox@48864000 { compatible = "ti,omap4-mailbox"; reg = <0x48864000 0x200>; interrupts = <0x00 0x115 0x04 0x00 0x116 0x04 0x00 0x117 0x04 0x00 0x118 0x04>; ti,hwmods = "mailbox12"; #mbox-cells = <0x01>; ti,mbox-num-users = <0x04>; ti,mbox-num-fifos = <0x0c>; status = "disabled"; phandle = <0x191>; }; mailbox@48802000 { compatible = "ti,omap4-mailbox"; reg = <0x48802000 0x200>; interrupts = <0x00 0x17b 0x04 0x00 0x17c 0x04 0x00 0x17d 0x04 0x00 0x17e 0x04>; ti,hwmods = "mailbox13"; #mbox-cells = <0x01>; ti,mbox-num-users = <0x04>; ti,mbox-num-fifos = <0x0c>; status = "disabled"; phandle = <0x192>; }; timer@4ae18000 { compatible = "ti,omap5430-timer"; reg = <0x4ae18000 0x80>; interrupts = <0x00 0x20 0x04>; ti,hwmods = "timer1"; ti,timer-alwon; phandle = <0x193>; }; timer@48032000 { compatible = "ti,omap5430-timer"; reg = <0x48032000 0x80>; interrupts = <0x00 0x21 0x04>; ti,hwmods = "timer2"; phandle = <0x194>; }; timer@48034000 { compatible = "ti,omap5430-timer"; reg = <0x48034000 0x80>; interrupts = <0x00 0x22 0x04>; ti,hwmods = "timer3"; phandle = <0xee>; }; timer@48036000 { compatible = "ti,omap5430-timer"; reg = <0x48036000 0x80>; interrupts = <0x00 0x23 0x04>; ti,hwmods = "timer4"; phandle = <0xef>; }; timer@48820000 { compatible = "ti,omap5430-timer"; reg = <0x48820000 0x80>; interrupts = <0x00 0x24 0x04>; ti,hwmods = "timer5"; phandle = <0x195>; }; timer@48822000 { compatible = "ti,omap5430-timer"; reg = <0x48822000 0x80>; interrupts = <0x00 0x25 0x04>; ti,hwmods = "timer6"; phandle = <0x196>; }; timer@48824000 { compatible = "ti,omap5430-timer"; reg = <0x48824000 0x80>; interrupts = <0x00 0x26 0x04>; ti,hwmods = "timer7"; phandle = <0xea>; }; timer@48826000 { compatible = "ti,omap5430-timer"; reg = <0x48826000 0x80>; interrupts = <0x00 0x27 0x04>; ti,hwmods = "timer8"; phandle = <0xeb>; }; timer@4803e000 { compatible = "ti,omap5430-timer"; reg = <0x4803e000 0x80>; interrupts = <0x00 0x28 0x04>; ti,hwmods = "timer9"; phandle = <0xf0>; }; timer@48086000 { compatible = "ti,omap5430-timer"; reg = <0x48086000 0x80>; interrupts = <0x00 0x29 0x04>; ti,hwmods = "timer10"; phandle = <0x197>; }; timer@48088000 { compatible = "ti,omap5430-timer"; reg = <0x48088000 0x80>; interrupts = <0x00 0x2a 0x04>; ti,hwmods = "timer11"; phandle = <0xe9>; }; timer@4ae20000 { compatible = "ti,omap5430-timer"; reg = <0x4ae20000 0x80>; interrupts = <0x00 0x5a 0x04>; ti,hwmods = "timer12"; ti,timer-alwon; ti,timer-secure; phandle = <0x198>; }; timer@48828000 { compatible = "ti,omap5430-timer"; reg = <0x48828000 0x80>; interrupts = <0x00 0x153 0x04>; ti,hwmods = "timer13"; phandle = <0x199>; }; timer@4882a000 { compatible = "ti,omap5430-timer"; reg = <0x4882a000 0x80>; interrupts = <0x00 0x154 0x04>; ti,hwmods = "timer14"; phandle = <0x19a>; }; timer@4882c000 { compatible = "ti,omap5430-timer"; reg = <0x4882c000 0x80>; interrupts = <0x00 0x155 0x04>; ti,hwmods = "timer15"; phandle = <0x19b>; }; timer@4882e000 { compatible = "ti,omap5430-timer"; reg = <0x4882e000 0x80>; interrupts = <0x00 0x156 0x04>; ti,hwmods = "timer16"; phandle = <0x19c>; }; wdt@4ae14000 { compatible = "ti,omap3-wdt"; reg = <0x4ae14000 0x80>; interrupts = <0x00 0x4b 0x04>; ti,hwmods = "wd_timer2"; phandle = <0x19d>; }; spinlock@4a0f6000 { compatible = "ti,omap4-hwspinlock"; reg = <0x4a0f6000 0x1000>; ti,hwmods = "spinlock"; #hwlock-cells = <0x01>; phandle = <0x19e>; }; dmm@4e000000 { compatible = "ti,omap5-dmm"; reg = <0x4e000000 0x800>; interrupts = <0x00 0x6c 0x04>; ti,hwmods = "dmm"; }; i2c@48070000 { compatible = "ti,omap4-i2c"; reg = <0x48070000 0x100>; interrupts = <0x00 0x33 0x04>; #address-cells = <0x01>; #size-cells = <0x00>; ti,hwmods = "i2c1"; status = "disabled"; clock-frequency = <0x61a80>; bootph-pre-ram; phandle = <0x19f>; }; i2c@48072000 { compatible = "ti,omap4-i2c"; reg = <0x48072000 0x100>; interrupts = <0x00 0x34 0x04>; #address-cells = <0x01>; #size-cells = <0x00>; ti,hwmods = "i2c2"; status = "disabled"; phandle = <0x1a0>; }; i2c@48060000 { compatible = "ti,omap4-i2c"; reg = <0x48060000 0x100>; interrupts = <0x00 0x38 0x04>; #address-cells = <0x01>; #size-cells = <0x00>; ti,hwmods = "i2c3"; status = "disabled"; phandle = <0x1a1>; }; i2c@4807a000 { compatible = "ti,omap4-i2c"; reg = <0x4807a000 0x100>; interrupts = <0x00 0x39 0x04>; #address-cells = <0x01>; #size-cells = <0x00>; ti,hwmods = "i2c4"; status = "disabled"; phandle = <0x1a2>; }; i2c@4807c000 { compatible = "ti,omap4-i2c"; reg = <0x4807c000 0x100>; interrupts = <0x00 0x37 0x04>; #address-cells = <0x01>; #size-cells = <0x00>; ti,hwmods = "i2c5"; status = "disabled"; phandle = <0x1a3>; }; mmc@4809c000 { compatible = "ti,dra7-hsmmc\0ti,omap4-hsmmc"; reg = <0x4809c000 0x400>; interrupts = <0x00 0x4e 0x04>; ti,hwmods = "mmc1"; ti,dual-volt; ti,needs-special-reset; dmas = <0xae 0x3d 0xae 0x3e>; dma-names = "tx\0rx"; status = "okay"; pbias-supply = <0xaf>; max-frequency = <0xb71b000>; sd-uhs-sdr104; sd-uhs-sdr50; sd-uhs-ddr50; sd-uhs-sdr25; sd-uhs-sdr12; pinctrl-names = "default\0hs"; pinctrl-0 = <0xb0>; pinctrl-1 = <0xb1>; bootph-pre-ram; phandle = <0x1a4>; }; mmc@480b4000 { compatible = "ti,dra7-hsmmc\0ti,omap4-hsmmc"; reg = <0x480b4000 0x400>; interrupts = <0x00 0x51 0x04>; ti,hwmods = "mmc2"; ti,needs-special-reset; dmas = <0xae 0x2f 0xae 0x30>; dma-names = "tx\0rx"; status = "disabled"; max-frequency = <0xb71b000>; sd-uhs-sdr25; sd-uhs-sdr12; mmc-hs200-1_8v; mmc-ddr-1_8v; bus-width = <0x08>; ti,non-removable; pinctrl-names = "default\0hs\0ddr_3_3v"; pinctrl-0 = <0xb2>; pinctrl-1 = <0xb3>; pinctrl-2 = <0xb4>; bootph-pre-ram; phandle = <0x1a5>; }; mmc@480ad000 { compatible = "ti,dra7-hsmmc\0ti,omap4-hsmmc"; reg = <0x480ad000 0x400>; interrupts = <0x00 0x59 0x04>; ti,hwmods = "mmc3"; ti,needs-special-reset; dmas = <0xae 0x4d 0xae 0x4e>; dma-names = "tx\0rx"; status = "disabled"; max-frequency = <0x3d09000>; sd-uhs-sdr12; sd-uhs-sdr25; sd-uhs-sdr50; phandle = <0x1a6>; }; mmc@480d1000 { compatible = "ti,dra7-hsmmc\0ti,omap4-hsmmc"; reg = <0x480d1000 0x400>; interrupts = <0x00 0x5b 0x04>; ti,hwmods = "mmc4"; ti,needs-special-reset; dmas = <0xae 0x39 0xae 0x3a>; dma-names = "tx\0rx"; status = "disabled"; max-frequency = <0xb71b000>; sd-uhs-sdr12; sd-uhs-sdr25; phandle = <0x1a7>; }; mmu@40d01000 { compatible = "ti,dra7-dsp-iommu"; reg = <0x40d01000 0x100>; interrupts = <0x00 0x17 0x04>; ti,hwmods = "mmu0_dsp1"; #iommu-cells = <0x00>; ti,syscon-mmuconfig = <0xb5 0x00>; status = "disabled"; phandle = <0x1a8>; }; mmu@40d02000 { compatible = "ti,dra7-dsp-iommu"; reg = <0x40d02000 0x100>; interrupts = <0x00 0x91 0x04>; ti,hwmods = "mmu1_dsp1"; #iommu-cells = <0x00>; ti,syscon-mmuconfig = <0xb5 0x01>; status = "disabled"; phandle = <0x1a9>; }; mmu@58882000 { compatible = "ti,dra7-iommu"; reg = <0x58882000 0x100>; interrupts = <0x00 0x18b 0x04>; ti,hwmods = "mmu_ipu1"; #iommu-cells = <0x00>; ti,iommu-bus-err-back; status = "disabled"; phandle = <0xe8>; }; mmu@55082000 { compatible = "ti,dra7-iommu"; reg = <0x55082000 0x100>; interrupts = <0x00 0x18c 0x04>; ti,hwmods = "mmu_ipu2"; #iommu-cells = <0x00>; ti,iommu-bus-err-back; status = "disabled"; phandle = <0xed>; }; regulator-abb-mpu { compatible = "ti,abb-v3"; regulator-name = "abb_mpu"; #address-cells = <0x00>; #size-cells = <0x00>; clocks = <0x0f>; ti,settling-time = <0x32>; ti,clock-cycles = <0x10>; reg = <0x4ae07ddc 0x04 0x4ae07de0 0x04 0x4ae06014 0x04 0x4a003b20 0x0c 0x4ae0c158 0x04>; reg-names = "setup-address\0control-address\0int-address\0efuse-address\0ldo-address"; ti,tranxdone-status-mask = <0x80>; ti,ldovbb-override-mask = <0x400>; ti,ldovbb-vset-mask = <0x1f>; ti,abb_info = <0x102ca0 0x00 0x00 0x00 0x2000000 0x1f00000 0x11b340 0x00 0x04 0x00 0x2000000 0x1f00000 0x127690 0x00 0x08 0x00 0x2000000 0x1f00000>; phandle = <0x1aa>; }; regulator-abb-ivahd { compatible = "ti,abb-v3"; regulator-name = "abb_ivahd"; #address-cells = <0x00>; #size-cells = <0x00>; clocks = <0x0f>; ti,settling-time = <0x32>; ti,clock-cycles = <0x10>; reg = <0x4ae07e34 0x04 0x4ae07e24 0x04 0x4ae06010 0x04 0x4a0025cc 0x0c 0x4a002470 0x04>; reg-names = "setup-address\0control-address\0int-address\0efuse-address\0ldo-address"; ti,tranxdone-status-mask = <0x40000000>; ti,ldovbb-override-mask = <0x400>; ti,ldovbb-vset-mask = <0x1f>; ti,abb_info = <0x101918 0x00 0x00 0x00 0x2000000 0x1f00000 0x118c30 0x00 0x04 0x00 0x2000000 0x1f00000 0x1312d0 0x00 0x08 0x00 0x2000000 0x1f00000>; phandle = <0x1ab>; }; regulator-abb-dspeve { compatible = "ti,abb-v3"; regulator-name = "abb_dspeve"; #address-cells = <0x00>; #size-cells = <0x00>; clocks = <0x0f>; ti,settling-time = <0x32>; ti,clock-cycles = <0x10>; reg = <0x4ae07e30 0x04 0x4ae07e20 0x04 0x4ae06010 0x04 0x4a0025e0 0x0c 0x4a00246c 0x04>; reg-names = "setup-address\0control-address\0int-address\0efuse-address\0ldo-address"; ti,tranxdone-status-mask = <0x20000000>; ti,ldovbb-override-mask = <0x400>; ti,ldovbb-vset-mask = <0x1f>; ti,abb_info = <0x101918 0x00 0x00 0x00 0x2000000 0x1f00000 0x118c30 0x00 0x04 0x00 0x2000000 0x1f00000 0x1312d0 0x00 0x08 0x00 0x2000000 0x1f00000>; phandle = <0x1ac>; }; regulator-abb-gpu { compatible = "ti,abb-v3"; regulator-name = "abb_gpu"; #address-cells = <0x00>; #size-cells = <0x00>; clocks = <0x0f>; ti,settling-time = <0x32>; ti,clock-cycles = <0x10>; reg = <0x4ae07de4 0x04 0x4ae07de8 0x04 0x4ae06010 0x04 0x4a003b08 0x0c 0x4ae0c154 0x04>; reg-names = "setup-address\0control-address\0int-address\0efuse-address\0ldo-address"; ti,tranxdone-status-mask = <0x10000000>; ti,ldovbb-override-mask = <0x400>; ti,ldovbb-vset-mask = <0x1f>; ti,abb_info = <0x10a1d0 0x00 0x00 0x00 0x2000000 0x1f00000 0x127690 0x00 0x04 0x00 0x2000000 0x1f00000 0x138800 0x00 0x08 0x00 0x2000000 0x1f00000>; phandle = <0x1ad>; }; spi@48098000 { compatible = "ti,omap4-mcspi"; reg = <0x48098000 0x200>; interrupts = <0x00 0x3c 0x04>; #address-cells = <0x01>; #size-cells = <0x00>; ti,hwmods = "mcspi1"; ti,spi-num-cs = <0x04>; dmas = <0xae 0x23 0xae 0x24 0xae 0x25 0xae 0x26 0xae 0x27 0xae 0x28 0xae 0x29 0xae 0x2a>; dma-names = "tx0\0rx0\0tx1\0rx1\0tx2\0rx2\0tx3\0rx3"; status = "disabled"; phandle = <0x1ae>; }; spi@4809a000 { compatible = "ti,omap4-mcspi"; reg = <0x4809a000 0x200>; interrupts = <0x00 0x3d 0x04>; #address-cells = <0x01>; #size-cells = <0x00>; ti,hwmods = "mcspi2"; ti,spi-num-cs = <0x02>; dmas = <0xae 0x2b 0xae 0x2c 0xae 0x2d 0xae 0x2e>; dma-names = "tx0\0rx0\0tx1\0rx1"; status = "disabled"; phandle = <0x1af>; }; spi@480b8000 { compatible = "ti,omap4-mcspi"; reg = <0x480b8000 0x200>; interrupts = <0x00 0x56 0x04>; #address-cells = <0x01>; #size-cells = <0x00>; ti,hwmods = "mcspi3"; ti,spi-num-cs = <0x02>; dmas = <0xae 0x0f 0xae 0x10>; dma-names = "tx0\0rx0"; status = "disabled"; phandle = <0x1b0>; }; spi@480ba000 { compatible = "ti,omap4-mcspi"; reg = <0x480ba000 0x200>; interrupts = <0x00 0x2b 0x04>; #address-cells = <0x01>; #size-cells = <0x00>; ti,hwmods = "mcspi4"; ti,spi-num-cs = <0x01>; dmas = <0xae 0x46 0xae 0x47>; dma-names = "tx0\0rx0"; status = "disabled"; phandle = <0x1b1>; }; qspi@4b300000 { compatible = "ti,dra7xxx-qspi"; reg = <0x4b300000 0x100 0x5c000000 0x4000000>; reg-names = "qspi_base\0qspi_mmap"; syscon-chipselects = <0x07 0x558>; #address-cells = <0x01>; #size-cells = <0x00>; ti,hwmods = "qspi"; clocks = <0xb6>; clock-names = "fck"; num-cs = <0x04>; interrupts = <0x00 0x157 0x04>; status = "disabled"; bootph-pre-ram; phandle = <0x1b2>; m25p80@0 { compatible = "jedec,spi-nor"; bootph-pre-ram; }; }; ocp2scp@4a090000 { compatible = "ti,omap-ocp2scp\0simple-bus"; #address-cells = <0x01>; #size-cells = <0x01>; ranges; reg = <0x4a090000 0x20>; ti,hwmods = "ocp2scp3"; phy@4A096000 { compatible = "ti,phy-pipe3-sata"; reg = <0x4a096000 0x80 0x4a096400 0x64 0x4a096800 0x40>; reg-names = "phy_rx\0phy_tx\0pll_ctrl"; syscon-phy-power = <0x07 0x374>; clocks = <0x0f 0xb7>; clock-names = "sysclk\0refclk"; syscon-pllreset = <0x07 0x3fc>; #phy-cells = <0x00>; phandle = <0xbf>; }; pciephy@4a094000 { compatible = "ti,phy-pipe3-pcie"; reg = <0x4a094000 0x80 0x4a094400 0x64>; reg-names = "phy_rx\0phy_tx"; syscon-phy-power = <0xb8 0x1c>; syscon-pcs = <0xb8 0x10>; clocks = <0x57 0x58 0xb9 0xba 0xbb 0x5c 0x0f>; clock-names = "dpll_ref\0dpll_ref_m2\0wkupclk\0refclk\0div-clk\0phy-div\0sysclk"; #phy-cells = <0x00>; phandle = <0xa7>; }; pciephy@4a095000 { compatible = "ti,phy-pipe3-pcie"; reg = <0x4a095000 0x80 0x4a095400 0x64>; reg-names = "phy_rx\0phy_tx"; syscon-phy-power = <0xb8 0x20>; syscon-pcs = <0xb8 0x10>; clocks = <0x57 0x58 0xbc 0xbd 0xbe 0x5c 0x0f>; clock-names = "dpll_ref\0dpll_ref_m2\0wkupclk\0refclk\0div-clk\0phy-div\0sysclk"; #phy-cells = <0x00>; status = "disabled"; phandle = <0xaa>; }; }; sata@4a141100 { compatible = "snps,dwc-ahci"; reg = <0x4a140000 0x1100 0x4a141100 0x07>; interrupts = <0x00 0x31 0x04>; phys = <0xbf>; phy-names = "sata-phy"; clocks = <0xb7>; ti,hwmods = "sata"; ports-implemented = <0x01>; phandle = <0x1b3>; }; rtc@48838000 { compatible = "ti,am3352-rtc"; reg = <0x48838000 0x100>; interrupts = <0x00 0xd9 0x04 0x00 0xd9 0x04>; ti,hwmods = "rtcss"; clocks = <0x4f>; phandle = <0x1b4>; }; ocp2scp@4a080000 { compatible = "ti,omap-ocp2scp\0simple-bus"; #address-cells = <0x01>; #size-cells = <0x01>; ranges; reg = <0x4a080000 0x20>; ti,hwmods = "ocp2scp1"; bootph-pre-ram; phy@4a084000 { compatible = "ti,dra7x-usb2\0ti,omap-usb2"; reg = <0x4a084000 0x400>; syscon-phy-power = <0x07 0x300>; clocks = <0xc0 0xc1>; clock-names = "wkupclk\0refclk"; #phy-cells = <0x00>; phandle = <0xc5>; }; phy@4a085000 { compatible = "ti,dra7x-usb2-phy2\0ti,omap-usb2"; reg = <0x4a085000 0x400>; syscon-phy-power = <0x07 0xe74>; clocks = <0xc2 0xc3>; clock-names = "wkupclk\0refclk"; #phy-cells = <0x00>; phandle = <0xc7>; }; phy@4a084400 { compatible = "ti,omap-usb3"; reg = <0x4a084400 0x80 0x4a084800 0x64 0x4a084c00 0x40>; reg-names = "phy_rx\0phy_tx\0pll_ctrl"; syscon-phy-power = <0x07 0x370>; clocks = <0xc4 0x0f 0xc1>; clock-names = "wkupclk\0sysclk\0refclk"; #phy-cells = <0x00>; phandle = <0xc6>; }; }; omap_dwc3_1@48880000 { compatible = "ti,dwc3"; ti,hwmods = "usb_otg_ss1"; reg = <0x48880000 0x10000>; interrupts = <0x00 0x48 0x04>; #address-cells = <0x01>; #size-cells = <0x01>; utmi-mode = <0x02>; ranges; phandle = <0x1b5>; usb@48890000 { compatible = "snps,dwc3"; reg = <0x48890000 0x17000>; interrupts = <0x00 0x47 0x04 0x00 0x47 0x04 0x00 0x48 0x04>; interrupt-names = "peripheral\0host\0otg"; phys = <0xc5 0xc6>; phy-names = "usb2-phy\0usb3-phy"; maximum-speed = "super-speed"; dr_mode = "peripheral"; snps,dis_u3_susphy_quirk; snps,dis_u2_susphy_quirk; status = "okay"; phandle = <0x1b6>; }; }; omap_dwc3_2@488c0000 { compatible = "ti,dwc3"; ti,hwmods = "usb_otg_ss2"; reg = <0x488c0000 0x10000>; interrupts = <0x00 0x57 0x04>; #address-cells = <0x01>; #size-cells = <0x01>; utmi-mode = <0x02>; ranges; phandle = <0x1b7>; usb@488d0000 { compatible = "snps,dwc3"; reg = <0x488d0000 0x17000>; interrupts = <0x00 0x49 0x04 0x00 0x49 0x04 0x00 0x57 0x04>; interrupt-names = "peripheral\0host\0otg"; phys = <0xc7>; phy-names = "usb2-phy"; maximum-speed = "high-speed"; dr_mode = "peripheral"; snps,dis_u3_susphy_quirk; snps,dis_u2_susphy_quirk; status = "disabled"; phandle = <0x1b8>; }; }; omap_dwc3_3@48900000 { compatible = "ti,dwc3"; ti,hwmods = "usb_otg_ss3"; reg = <0x48900000 0x10000>; interrupts = <0x00 0x158 0x04>; #address-cells = <0x01>; #size-cells = <0x01>; utmi-mode = <0x02>; ranges; status = "disabled"; phandle = <0x1b9>; usb@48910000 { compatible = "snps,dwc3"; reg = <0x48910000 0x17000>; interrupts = <0x00 0x58 0x04 0x00 0x58 0x04 0x00 0x158 0x04>; interrupt-names = "peripheral\0host\0otg"; maximum-speed = "high-speed"; dr_mode = "otg"; snps,dis_u3_susphy_quirk; snps,dis_u2_susphy_quirk; phandle = <0x1ba>; }; }; elm@48078000 { compatible = "ti,am3352-elm"; reg = <0x48078000 0xfc0>; interrupts = <0x00 0x01 0x04>; ti,hwmods = "elm"; status = "disabled"; phandle = <0x1bb>; }; gpmc@50000000 { compatible = "ti,am3352-gpmc"; ti,hwmods = "gpmc"; reg = <0x50000000 0x37c>; interrupts = <0x00 0x0f 0x04>; dmas = <0xc8 0x04 0x00>; dma-names = "rxtx"; gpmc,num-cs = <0x08>; gpmc,num-waitpins = <0x02>; #address-cells = <0x02>; #size-cells = <0x01>; interrupt-controller; #interrupt-cells = <0x02>; gpio-controller; #gpio-cells = <0x02>; status = "disabled"; phandle = <0x1bc>; }; atl@4843c000 { compatible = "ti,dra7-atl"; reg = <0x4843c000 0x3ff>; ti,hwmods = "atl"; ti,provided-clocks = <0x42 0x41 0x40 0x3f>; clocks = <0x0e>; clock-names = "fck"; status = "disabled"; phandle = <0x1bd>; }; mcasp@48460000 { compatible = "ti,dra7-mcasp-audio"; ti,hwmods = "mcasp1"; reg = <0x48460000 0x2000 0x45800000 0x1000>; reg-names = "mpu\0dat"; interrupts = <0x00 0x68 0x04 0x00 0x67 0x04>; interrupt-names = "tx\0rx"; dmas = <0xc8 0x81 0x01 0xc8 0x80 0x01>; dma-names = "tx\0rx"; clocks = <0xc9 0xca 0xcb>; clock-names = "fck\0ahclkx\0ahclkr"; status = "disabled"; phandle = <0x1be>; }; mcasp@48464000 { compatible = "ti,dra7-mcasp-audio"; ti,hwmods = "mcasp2"; reg = <0x48464000 0x2000 0x45c00000 0x1000>; reg-names = "mpu\0dat"; interrupts = <0x00 0x95 0x04 0x00 0x94 0x04>; interrupt-names = "tx\0rx"; dmas = <0xc8 0x83 0x01 0xc8 0x82 0x01>; dma-names = "tx\0rx"; clocks = <0xcc 0xcd 0xce>; clock-names = "fck\0ahclkx\0ahclkr"; status = "disabled"; phandle = <0x1bf>; }; mcasp@48468000 { compatible = "ti,dra7-mcasp-audio"; ti,hwmods = "mcasp3"; reg = <0x48468000 0x2000 0x46000000 0x1000>; reg-names = "mpu\0dat"; interrupts = <0x00 0x97 0x04 0x00 0x96 0x04>; interrupt-names = "tx\0rx"; dmas = <0xc8 0x85 0x01 0xc8 0x84 0x01>; dma-names = "tx\0rx"; clocks = <0xcf 0xd0>; clock-names = "fck\0ahclkx"; status = "disabled"; phandle = <0x1c0>; }; mcasp@4846c000 { compatible = "ti,dra7-mcasp-audio"; ti,hwmods = "mcasp4"; reg = <0x4846c000 0x2000 0x48436000 0x1000>; reg-names = "mpu\0dat"; interrupts = <0x00 0x99 0x04 0x00 0x98 0x04>; interrupt-names = "tx\0rx"; dmas = <0xc8 0x87 0x01 0xc8 0x86 0x01>; dma-names = "tx\0rx"; clocks = <0xd1 0xd2>; clock-names = "fck\0ahclkx"; status = "disabled"; phandle = <0x1c1>; }; mcasp@48470000 { compatible = "ti,dra7-mcasp-audio"; ti,hwmods = "mcasp5"; reg = <0x48470000 0x2000 0x4843a000 0x1000>; reg-names = "mpu\0dat"; interrupts = <0x00 0x9b 0x04 0x00 0x9a 0x04>; interrupt-names = "tx\0rx"; dmas = <0xc8 0x89 0x01 0xc8 0x88 0x01>; dma-names = "tx\0rx"; clocks = <0xd3 0xd4>; clock-names = "fck\0ahclkx"; status = "disabled"; phandle = <0x1c2>; }; mcasp@48474000 { compatible = "ti,dra7-mcasp-audio"; ti,hwmods = "mcasp6"; reg = <0x48474000 0x2000 0x4844c000 0x1000>; reg-names = "mpu\0dat"; interrupts = <0x00 0x9d 0x04 0x00 0x9c 0x04>; interrupt-names = "tx\0rx"; dmas = <0xc8 0x8b 0x01 0xc8 0x8a 0x01>; dma-names = "tx\0rx"; clocks = <0xd5 0xd6>; clock-names = "fck\0ahclkx"; status = "disabled"; phandle = <0x1c3>; }; mcasp@48478000 { compatible = "ti,dra7-mcasp-audio"; ti,hwmods = "mcasp7"; reg = <0x48478000 0x2000 0x48450000 0x1000>; reg-names = "mpu\0dat"; interrupts = <0x00 0x9f 0x04 0x00 0x9e 0x04>; interrupt-names = "tx\0rx"; dmas = <0xc8 0x8d 0x01 0xc8 0x8c 0x01>; dma-names = "tx\0rx"; clocks = <0xd7 0xd8>; clock-names = "fck\0ahclkx"; status = "disabled"; phandle = <0x1c4>; }; mcasp@4847c000 { compatible = "ti,dra7-mcasp-audio"; ti,hwmods = "mcasp8"; reg = <0x4847c000 0x2000 0x48454000 0x1000>; reg-names = "mpu\0dat"; interrupts = <0x00 0xa1 0x04 0x00 0xa0 0x04>; interrupt-names = "tx\0rx"; dmas = <0xc8 0x8f 0x01 0xc8 0x8e 0x01>; dma-names = "tx\0rx"; clocks = <0xd9 0xda>; clock-names = "fck\0ahclkx"; status = "disabled"; phandle = <0x1c5>; }; crossbar@4a002a48 { compatible = "ti,irq-crossbar"; reg = <0x4a002a48 0x130>; interrupt-controller; interrupt-parent = <0x06>; #interrupt-cells = <0x03>; ti,max-irqs = <0xa0>; ti,max-crossbar-sources = <0x190>; ti,reg-size = <0x02>; ti,irqs-reserved = <0x00 0x01 0x02 0x03 0x05 0x06 0x83 0x84>; ti,irqs-skip = <0x0a 0x85 0x8b 0x8c>; ti,irqs-safe-map = <0x00>; phandle = <0x01>; }; ethernet@48484000 { compatible = "ti,dra7-cpsw\0ti,cpsw"; ti,hwmods = "gmac"; clocks = <0xdb 0xdc>; clock-names = "fck\0cpts"; cpdma_channels = <0x08>; ale_entries = <0x400>; bd_ram_size = <0x2000>; mac_control = <0x20>; slaves = <0x02>; active_slave = <0x00>; cpts_clock_mult = <0x784cfe14>; cpts_clock_shift = <0x1d>; reg = <0x48484000 0x1000 0x48485200 0x2e00>; #address-cells = <0x01>; #size-cells = <0x01>; ti,no-idle; interrupts = <0x00 0x14e 0x04 0x00 0x14f 0x04 0x00 0x150 0x04 0x00 0x151 0x04>; ranges; syscon = <0x07>; status = "okay"; dual_emac; phandle = <0x1c6>; mdio@48485000 { compatible = "ti,cpsw-mdio\0ti,davinci_mdio"; #address-cells = <0x01>; #size-cells = <0x00>; ti,hwmods = "davinci_mdio"; bus_freq = <0xf4240>; reg = <0x48485000 0x100>; status = "disabled"; phandle = <0x1c7>; }; slave@48480200 { mac-address = [00 00 00 00 00 00]; status = "okay"; phy-mode = "rgmii"; dual_emac_res_vlan = <0x01>; phandle = <0x1c8>; fixed-link { speed = <0x3e8>; full-duplex; link-gpios = <0xdd 0x09 0x00>; }; }; slave@48480300 { mac-address = [00 00 00 00 00 00]; status = "okay"; phy-mode = "rgmii"; dual_emac_res_vlan = <0x02>; phandle = <0x1c9>; fixed-link { speed = <0x3e8>; full-duplex; link-gpios = <0xdd 0x0a 0x00>; }; }; cpsw-phy-sel@4a002554 { compatible = "ti,dra7xx-cpsw-phy-sel"; reg = <0x4a002554 0x04>; reg-names = "gmii-sel"; phandle = <0x1ca>; }; }; can@481cc000 { compatible = "ti,dra7-d_can"; ti,hwmods = "dcan1"; reg = <0x4ae3c000 0x2000>; syscon-raminit = <0x07 0x558 0x00>; interrupts = <0x00 0xde 0x04>; clocks = <0xde>; status = "disabled"; phandle = <0x1cb>; }; can@481d0000 { compatible = "ti,dra7-d_can"; ti,hwmods = "dcan2"; reg = <0x48480000 0x2000>; syscon-raminit = <0x07 0x558 0x01>; interrupts = <0x00 0xe1 0x04>; clocks = <0x0f>; status = "disabled"; phandle = <0x1cc>; }; dss@58000000 { compatible = "ti,dra7-dss"; status = "disabled"; ti,hwmods = "dss_core"; syscon-pll-ctrl = <0x07 0x538>; #address-cells = <0x01>; #size-cells = <0x01>; ranges; reg = <0x58000000 0x80 0x58004054 0x04 0x58004300 0x20 0x58009054 0x04 0x58009300 0x20>; reg-names = "dss\0pll1_clkctrl\0pll1\0pll2_clkctrl\0pll2"; clocks = <0xdf 0xe0 0xe1>; clock-names = "fck\0video1_clk\0video2_clk"; phandle = <0x1cd>; dispc@58001000 { compatible = "ti,dra7-dispc"; reg = <0x58001000 0x1000>; interrupts = <0x00 0x14 0x04>; ti,hwmods = "dss_dispc"; clocks = <0xdf>; clock-names = "fck"; syscon-pol = <0x07 0x534>; }; encoder@58060000 { compatible = "ti,dra7-hdmi"; reg = <0x58040000 0x200 0x58040200 0x80 0x58040300 0x80 0x58060000 0x19000>; reg-names = "wp\0pll\0phy\0core"; interrupts = <0x00 0x60 0x04>; status = "disabled"; ti,hwmods = "dss_hdmi"; clocks = <0xe2 0xe3>; clock-names = "fck\0sys_clk"; phandle = <0x1ce>; }; }; epwmss@4843e000 { compatible = "ti,dra746-pwmss\0ti,am33xx-pwmss"; reg = <0x4843e000 0x30>; ti,hwmods = "epwmss0"; #address-cells = <0x01>; #size-cells = <0x01>; status = "disabled"; ranges; phandle = <0x1cf>; pwm@4843e200 { compatible = "ti,dra746-ehrpwm\0ti,am3352-ehrpwm"; #pwm-cells = <0x03>; reg = <0x4843e200 0x80>; clocks = <0xe4 0x09>; clock-names = "tbclk\0fck"; status = "disabled"; phandle = <0x1d0>; }; ecap@4843e100 { compatible = "ti,dra746-ecap\0ti,am3352-ecap"; #pwm-cells = <0x03>; reg = <0x4843e100 0x80>; clocks = <0x09>; clock-names = "fck"; status = "disabled"; phandle = <0x1d1>; }; }; epwmss@48440000 { compatible = "ti,dra746-pwmss\0ti,am33xx-pwmss"; reg = <0x48440000 0x30>; ti,hwmods = "epwmss1"; #address-cells = <0x01>; #size-cells = <0x01>; status = "disabled"; ranges; phandle = <0x1d2>; pwm@48440200 { compatible = "ti,dra746-ehrpwm\0ti,am3352-ehrpwm"; #pwm-cells = <0x03>; reg = <0x48440200 0x80>; clocks = <0xe5 0x09>; clock-names = "tbclk\0fck"; status = "disabled"; phandle = <0x1d3>; }; ecap@48440100 { compatible = "ti,dra746-ecap\0ti,am3352-ecap"; #pwm-cells = <0x03>; reg = <0x48440100 0x80>; clocks = <0x09>; clock-names = "fck"; status = "disabled"; phandle = <0x1d4>; }; }; epwmss@48442000 { compatible = "ti,dra746-pwmss\0ti,am33xx-pwmss"; reg = <0x48442000 0x30>; ti,hwmods = "epwmss2"; #address-cells = <0x01>; #size-cells = <0x01>; status = "disabled"; ranges; phandle = <0x1d5>; pwm@48442200 { compatible = "ti,dra746-ehrpwm\0ti,am3352-ehrpwm"; #pwm-cells = <0x03>; reg = <0x48442200 0x80>; clocks = <0xe6 0x09>; clock-names = "tbclk\0fck"; status = "disabled"; phandle = <0x1d6>; }; ecap@48442100 { compatible = "ti,dra746-ecap\0ti,am3352-ecap"; #pwm-cells = <0x03>; reg = <0x48442100 0x80>; clocks = <0x09>; clock-names = "fck"; status = "disabled"; phandle = <0x1d7>; }; }; aes@4b500000 { compatible = "ti,omap4-aes"; ti,hwmods = "aes1"; reg = <0x4b500000 0xa0>; interrupts = <0x00 0x50 0x04>; dmas = <0xc8 0x6f 0x00 0xc8 0x6e 0x00>; dma-names = "tx\0rx"; clocks = <0x08>; clock-names = "fck"; phandle = <0x1d8>; }; aes@4b700000 { compatible = "ti,omap4-aes"; ti,hwmods = "aes2"; reg = <0x4b700000 0xa0>; interrupts = <0x00 0x3b 0x04>; dmas = <0xc8 0x72 0x00 0xc8 0x71 0x00>; dma-names = "tx\0rx"; clocks = <0x08>; clock-names = "fck"; phandle = <0x1d9>; }; des@480a5000 { compatible = "ti,omap4-des"; ti,hwmods = "des"; reg = <0x480a5000 0xa0>; interrupts = <0x00 0x4d 0x04>; dmas = <0xae 0x75 0xae 0x74>; dma-names = "tx\0rx"; clocks = <0x08>; clock-names = "fck"; phandle = <0x1da>; }; sham@53100000 { compatible = "ti,omap5-sham"; ti,hwmods = "sham"; reg = <0x4b101000 0x300>; interrupts = <0x00 0x2e 0x04>; dmas = <0xc8 0x77 0x00>; dma-names = "rx"; clocks = <0x08>; clock-names = "fck"; phandle = <0x1db>; }; rng@48090000 { compatible = "ti,omap4-rng"; ti,hwmods = "rng"; reg = <0x48090000 0x2000>; interrupts = <0x00 0x2f 0x04>; clocks = <0x08>; clock-names = "fck"; phandle = <0x1dc>; }; ipu@58820000 { compatible = "ti,dra7-ipu"; reg = <0x58820000 0x10000>; reg-names = "l2ram"; ti,hwmods = "ipu1"; resets = <0xe7 0x00 0xe7 0x01 0xe7 0x02>; iommus = <0xe8>; ti,rproc-standby-info = <0x4a005520>; timers = <0xe9>; watchdog-timers = <0xea 0xeb>; phandle = <0x1dd>; }; ipu@55020000 { compatible = "ti,dra7-ipu"; reg = <0x55020000 0x10000>; reg-names = "l2ram"; ti,hwmods = "ipu2"; resets = <0xec 0x00 0xec 0x01 0xec 0x02>; iommus = <0xed>; ti,rproc-standby-info = <0x4a008920>; timers = <0xee>; watchdog-timers = <0xef 0xf0>; phandle = <0x1de>; }; dsp_system@41500000 { compatible = "syscon"; reg = <0x41500000 0x100>; phandle = <0xf1>; }; omap_dwc3_4@48940000 { compatible = "ti,dwc3"; ti,hwmods = "usb_otg_ss4"; reg = <0x48940000 0x10000>; interrupts = <0x00 0x15a 0x04>; #address-cells = <0x01>; #size-cells = <0x01>; utmi-mode = <0x02>; ranges; status = "disabled"; phandle = <0x1df>; usb@48950000 { compatible = "snps,dwc3"; reg = <0x48950000 0x17000>; interrupts = <0x00 0x159 0x04 0x00 0x159 0x04 0x00 0x15a 0x04>; interrupt-names = "peripheral\0host\0otg"; maximum-speed = "high-speed"; dr_mode = "otg"; phandle = <0x1e0>; }; }; mmu@41501000 { compatible = "ti,dra7-dsp-iommu"; reg = <0x41501000 0x100>; interrupts = <0x00 0x92 0x04>; ti,hwmods = "mmu0_dsp2"; #iommu-cells = <0x00>; ti,syscon-mmuconfig = <0xf1 0x00>; status = "disabled"; phandle = <0x1e1>; }; mmu@41502000 { compatible = "ti,dra7-dsp-iommu"; reg = <0x41502000 0x100>; interrupts = <0x00 0x93 0x04>; ti,hwmods = "mmu1_dsp2"; #iommu-cells = <0x00>; ti,syscon-mmuconfig = <0xf1 0x01>; status = "disabled"; phandle = <0x1e2>; }; }; thermal-zones { phandle = <0x1e3>; cpu_thermal { polling-delay-passive = <0xfa>; polling-delay = <0x1f4>; thermal-sensors = <0xf2 0x00>; coefficients = <0x00 0x7d0>; phandle = <0x1e4>; trips { phandle = <0x1e5>; cpu_alert { temperature = <0x186a0>; hysteresis = <0x7d0>; type = "passive"; phandle = <0xf3>; }; cpu_crit { temperature = <0x1d4c0>; hysteresis = <0x7d0>; type = "critical"; phandle = <0x1e6>; }; }; cooling-maps { phandle = <0x1e7>; map0 { trip = <0xf3>; cooling-device = <0xf4 0xffffffff 0xffffffff>; }; }; }; gpu_thermal { polling-delay-passive = <0xfa>; polling-delay = <0x1f4>; thermal-sensors = <0xf2 0x01>; coefficients = <0x00 0x7d0>; phandle = <0x1e8>; trips { gpu_crit { temperature = <0x1e848>; hysteresis = <0x7d0>; type = "critical"; phandle = <0x1e9>; }; }; }; core_thermal { polling-delay-passive = <0xfa>; polling-delay = <0x1f4>; thermal-sensors = <0xf2 0x02>; coefficients = <0x00 0x7d0>; phandle = <0x1ea>; trips { core_crit { temperature = <0x1e848>; hysteresis = <0x7d0>; type = "critical"; phandle = <0x1eb>; }; }; }; dspeve_thermal { polling-delay-passive = <0xfa>; polling-delay = <0x1f4>; thermal-sensors = <0xf2 0x03>; coefficients = <0x00 0x7d0>; phandle = <0x1ec>; trips { dspeve_crit { temperature = <0x1e848>; hysteresis = <0x7d0>; type = "critical"; phandle = <0x1ed>; }; }; }; iva_thermal { polling-delay-passive = <0xfa>; polling-delay = <0x1f4>; thermal-sensors = <0xf2 0x04>; coefficients = <0x00 0x7d0>; phandle = <0x1ee>; trips { iva_crit { temperature = <0x1e848>; hysteresis = <0x7d0>; type = "critical"; phandle = <0x1ef>; }; }; }; }; pmu { compatible = "arm,cortex-a15-pmu"; interrupt-parent = <0x06>; interrupts = <0x00 0x83 0x04 0x00 0x84 0x04>; }; status-leds { compatible = "gpio-leds"; cpu0-led { label = "led:red:cpu"; gpios = <0xdd 0x09 0x00>; linux,default-trigger = "cpu0"; default-state = "off"; }; mmc0-led { label = "led:green:mmc"; gpios = <0xdd 0x0a 0x00>; linux,default-trigger = "mmc0"; default-state = "off"; }; }; __symbols__ { gic = "/interrupt-controller@48211000"; wakeupgen = "/interrupt-controller@48281000"; cpu0 = "/cpus/cpu@0"; cpu0_opp_table = "/opp-table"; ocp = "/ocp"; l4_cfg = "/ocp/l4@4a000000"; scm = "/ocp/l4@4a000000/scm@2000"; scm_conf = "/ocp/l4@4a000000/scm@2000/scm_conf@0"; pbias_regulator = "/ocp/l4@4a000000/scm@2000/scm_conf@0/pbias_regulator@e00"; pbias_mmc_reg = "/ocp/l4@4a000000/scm@2000/scm_conf@0/pbias_regulator@e00/pbias_mmc_omap5"; scm_conf_clocks = "/ocp/l4@4a000000/scm@2000/scm_conf@0/clocks"; dss_deshdcp_clk = "/ocp/l4@4a000000/scm@2000/scm_conf@0/clocks/dss_deshdcp_clk@558"; ehrpwm0_tbclk = "/ocp/l4@4a000000/scm@2000/scm_conf@0/clocks/ehrpwm0_tbclk@558"; ehrpwm1_tbclk = "/ocp/l4@4a000000/scm@2000/scm_conf@0/clocks/ehrpwm1_tbclk@558"; ehrpwm2_tbclk = "/ocp/l4@4a000000/scm@2000/scm_conf@0/clocks/ehrpwm2_tbclk@558"; sys_32k_ck = "/ocp/l4@4a000000/scm@2000/scm_conf@0/clocks/sys_32k_ck"; dra7_pmx_core = "/ocp/l4@4a000000/scm@2000/pinmux@1400"; mmc1_pins_default_no_clk_pu = "/ocp/l4@4a000000/scm@2000/pinmux@1400/mmc1_pins_default_no_clk_pu"; mmc1_pins_default = "/ocp/l4@4a000000/scm@2000/pinmux@1400/mmc1_pins_default"; mmc1_pins_sdr12 = "/ocp/l4@4a000000/scm@2000/pinmux@1400/mmc1_pins_sdr12"; mmc1_pins_hs = "/ocp/l4@4a000000/scm@2000/pinmux@1400/mmc1_pins_hs"; mmc1_pins_sdr25 = "/ocp/l4@4a000000/scm@2000/pinmux@1400/mmc1_pins_sdr25"; mmc1_pins_sdr50 = "/ocp/l4@4a000000/scm@2000/pinmux@1400/mmc1_pins_sdr50"; mmc1_pins_ddr50 = "/ocp/l4@4a000000/scm@2000/pinmux@1400/mmc1_pins_ddr50"; mmc1_pins_sdr104 = "/ocp/l4@4a000000/scm@2000/pinmux@1400/mmc1_pins_sdr104"; mmc2_pins_default = "/ocp/l4@4a000000/scm@2000/pinmux@1400/mmc2_pins_default"; mmc2_pins_hs = "/ocp/l4@4a000000/scm@2000/pinmux@1400/mmc2_pins_hs"; mmc2_pins_ddr_3_3v_rev11 = "/ocp/l4@4a000000/scm@2000/pinmux@1400/mmc2_pins_ddr_3_3v_rev11"; mmc2_pins_ddr_1_8v_rev11 = "/ocp/l4@4a000000/scm@2000/pinmux@1400/mmc2_pins_ddr_1_8v_rev11"; mmc2_pins_ddr_rev20 = "/ocp/l4@4a000000/scm@2000/pinmux@1400/mmc2_pins_ddr_rev20"; mmc2_pins_hs200 = "/ocp/l4@4a000000/scm@2000/pinmux@1400/mmc2_pins_hs200"; mmc4_pins_default = "/ocp/l4@4a000000/scm@2000/pinmux@1400/mmc4_pins_default"; mmc4_pins_hs = "/ocp/l4@4a000000/scm@2000/pinmux@1400/mmc4_pins_hs"; mmc3_pins_default = "/ocp/l4@4a000000/scm@2000/pinmux@1400/mmc3_pins_default"; mmc3_pins_hs = "/ocp/l4@4a000000/scm@2000/pinmux@1400/mmc3_pins_hs"; mmc3_pins_sdr12 = "/ocp/l4@4a000000/scm@2000/pinmux@1400/mmc3_pins_sdr12"; mmc3_pins_sdr25 = "/ocp/l4@4a000000/scm@2000/pinmux@1400/mmc3_pins_sdr25"; mmc3_pins_sdr50 = "/ocp/l4@4a000000/scm@2000/pinmux@1400/mmc3_pins_sdr50"; mmc4_pins_sdr12 = "/ocp/l4@4a000000/scm@2000/pinmux@1400/mmc4_pins_sdr12"; mmc4_pins_sdr25 = "/ocp/l4@4a000000/scm@2000/pinmux@1400/mmc4_pins_sdr25"; scm_conf1 = "/ocp/l4@4a000000/scm@2000/scm_conf@1c04"; scm_conf_pcie = "/ocp/l4@4a000000/scm@2000/scm_conf@1c24"; sdma_xbar = "/ocp/l4@4a000000/scm@2000/dma-router@b78"; edma_xbar = "/ocp/l4@4a000000/scm@2000/dma-router@c78"; cm_core_aon = "/ocp/l4@4a000000/cm_core_aon@5000"; cm_core_aon_clocks = "/ocp/l4@4a000000/cm_core_aon@5000/clocks"; atl_clkin0_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-atl-clkin0"; atl_clkin1_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-atl-clkin1"; atl_clkin2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-atl-clkin2"; atl_clkin3_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-atl-clkin3"; hdmi_clkin_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-hdmi-clkin"; mlb_clkin_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-mlb-clkin"; mlbp_clkin_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-mlbp-clkin"; pciesref_acs_clk_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-pciesref-acs"; ref_clkin0_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-ref-clkin0"; ref_clkin1_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-ref-clkin1"; ref_clkin2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-ref-clkin2"; ref_clkin3_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-ref-clkin3"; rmii_clk_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-rmii"; sdvenc_clkin_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-sdvenc-clkin"; secure_32k_clk_src_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-secure-32k-clk-src"; sys_clk32_crystal_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-sys-clk32-crystal"; sys_clk32_pseudo_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-sys-clk32-pseudo"; virt_12000000_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-virt-12000000"; virt_13000000_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-virt-13000000"; virt_16800000_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-virt-16800000"; virt_19200000_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-virt-19200000"; virt_20000000_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-virt-20000000"; virt_26000000_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-virt-26000000"; virt_27000000_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-virt-27000000"; virt_38400000_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-virt-38400000"; sys_clkin2 = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-sys-clkin2"; usb_otg_clkin_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-usb-otg-clkin"; video1_clkin_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-video1-clkin"; video1_m2_clkin_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-video1-m2-clkin"; video2_clkin_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-video2-clkin"; video2_m2_clkin_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-video2-m2-clkin"; dpll_abe_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock@1e0"; dpll_abe_x2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-abe-x2"; dpll_abe_m2x2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-abe-m2x2-8@1f0"; abe_clk = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-abe@108"; dpll_abe_m2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-abe-m2-8@1f0"; dpll_abe_m3x2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-abe-m3x2-8@1f4"; dpll_core_byp_mux = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-core-byp-mux-23@12c"; dpll_core_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock@120"; dpll_core_x2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-core-x2"; dpll_core_h12x2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-core-h12x2-8@13c"; mpu_dpll_hs_clk_div = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-mpu-dpll-hs-clk-div"; dpll_mpu_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock@160"; dpll_mpu_m2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-mpu-m2-8@170"; mpu_dclk_div = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-mpu-dclk-div"; dsp_dpll_hs_clk_div = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dsp-dpll-hs-clk-div"; dpll_dsp_byp_mux = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-dsp-byp-mux-23@240"; dpll_dsp_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock@234"; dpll_dsp_m2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-dsp-m2-8@244"; iva_dpll_hs_clk_div = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-iva-dpll-hs-clk-div"; dpll_iva_byp_mux = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-iva-byp-mux-23@1ac"; dpll_iva_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock@1a0"; dpll_iva_m2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-iva-m2-8@1b0"; iva_dclk = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-iva-dclk"; dpll_gpu_byp_mux = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-gpu-byp-mux-23@2e4"; dpll_gpu_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock@2d8"; dpll_gpu_m2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-gpu-m2-8@2e8"; dpll_core_m2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-core-m2-8@130"; core_dpll_out_dclk_div = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-core-dpll-out-dclk-div"; dpll_ddr_byp_mux = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-ddr-byp-mux-23@21c"; dpll_ddr_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock@210"; dpll_ddr_m2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-ddr-m2-8@220"; dpll_gmac_byp_mux = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-gmac-byp-mux-23@2b4"; dpll_gmac_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock@2a8"; dpll_gmac_m2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-gmac-m2-8@2b8"; video2_dclk_div = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-video2-dclk-div"; video1_dclk_div = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-video1-dclk-div"; hdmi_dclk_div = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-hdmi-dclk-div"; per_dpll_hs_clk_div = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-per-dpll-hs-clk-div"; usb_dpll_hs_clk_div = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-usb-dpll-hs-clk-div"; eve_dpll_hs_clk_div = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-eve-dpll-hs-clk-div"; dpll_eve_byp_mux = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-eve-byp-mux-23@290"; dpll_eve_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock@284"; dpll_eve_m2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-eve-m2-8@294"; eve_dclk_div = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-eve-dclk-div"; dpll_core_h13x2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-core-h13x2-8@140"; dpll_core_h14x2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-core-h14x2-8@144"; dpll_core_h22x2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-core-h22x2-8@154"; dpll_core_h23x2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-core-h23x2-8@158"; dpll_core_h24x2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-core-h24x2-8@15c"; dpll_ddr_x2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-ddr-x2"; dpll_ddr_h11x2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-ddr-h11x2-8@228"; dpll_dsp_x2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-dsp-x2"; dpll_dsp_m3x2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-dsp-m3x2-8@248"; dpll_gmac_x2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-gmac-x2"; dpll_gmac_h11x2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-gmac-h11x2-8@2c0"; dpll_gmac_h12x2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-gmac-h12x2-8@2c4"; dpll_gmac_h13x2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-gmac-h13x2-8@2c8"; dpll_gmac_m3x2_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dpll-gmac-m3x2-8@2bc"; gmii_m_clk_div = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-gmii-m-clk-div"; hdmi_clk2_div = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-hdmi-clk2-div"; hdmi_div_clk = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-hdmi-div"; l3_iclk_div = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-l3-iclk-div-4@100"; l4_root_clk_div = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-l4-root-clk-div"; video1_clk2_div = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-video1-clk2-div"; video1_div_clk = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-video1-div"; video2_clk2_div = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-video2-clk2-div"; video2_div_clk = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-video2-div"; ipu1_gfclk_mux = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/ipu1_gfclk_mux@520"; mcasp1_ahclkr_mux = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/mcasp1_ahclkr_mux@550"; mcasp1_ahclkx_mux = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/mcasp1_ahclkx_mux@550"; mcasp1_aux_gfclk_mux = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/mcasp1_aux_gfclk_mux@550"; timer5_gfclk_mux = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/timer5_gfclk_mux@558"; timer6_gfclk_mux = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/timer6_gfclk_mux@560"; timer7_gfclk_mux = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/timer7_gfclk_mux@568"; timer8_gfclk_mux = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/timer8_gfclk_mux@570"; uart6_gfclk_mux = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/uart6_gfclk_mux@580"; dummy_ck = "/ocp/l4@4a000000/cm_core_aon@5000/clocks/clock-dummy"; cm_core_aon_clockdomains = "/ocp/l4@4a000000/cm_core_aon@5000/clockdomains"; cm_core = "/ocp/l4@4a000000/cm_core@8000"; cm_core_clocks = "/ocp/l4@4a000000/cm_core@8000/clocks"; dpll_pcie_ref_ck = "/ocp/l4@4a000000/cm_core@8000/clocks/clock@200"; dpll_pcie_ref_m2ldo_ck = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-dpll-pcie-ref-m2ldo-8@210"; apll_pcie_in_clk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-apll-pcie-in-clk-mux-7@4ae06118"; apll_pcie_ck = "/ocp/l4@4a000000/cm_core@8000/clocks/clock@21c"; optfclk_pciephy1_32khz = "/ocp/l4@4a000000/cm_core@8000/clocks/optfclk_pciephy1_32khz@4a0093b0"; optfclk_pciephy2_32khz = "/ocp/l4@4a000000/cm_core@8000/clocks/optfclk_pciephy2_32khz@4a0093b8"; optfclk_pciephy_div = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-optfclk-pciephy-div-8@4a00821c"; optfclk_pciephy1_clk = "/ocp/l4@4a000000/cm_core@8000/clocks/optfclk_pciephy1_clk@4a0093b0"; optfclk_pciephy2_clk = "/ocp/l4@4a000000/cm_core@8000/clocks/optfclk_pciephy2_clk@4a0093b8"; optfclk_pciephy1_div_clk = "/ocp/l4@4a000000/cm_core@8000/clocks/optfclk_pciephy1_div_clk@4a0093b0"; optfclk_pciephy2_div_clk = "/ocp/l4@4a000000/cm_core@8000/clocks/optfclk_pciephy2_div_clk@4a0093b8"; apll_pcie_clkvcoldo = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-apll-pcie-clkvcoldo"; apll_pcie_clkvcoldo_div = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-apll-pcie-clkvcoldo-div"; apll_pcie_m2_ck = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-apll-pcie-m2"; dpll_per_byp_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-dpll-per-byp-mux-23@14c"; dpll_per_ck = "/ocp/l4@4a000000/cm_core@8000/clocks/clock@140"; dpll_per_m2_ck = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-dpll-per-m2-8@150"; func_96m_aon_dclk_div = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-func-96m-aon-dclk-div"; dpll_usb_byp_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-dpll-usb-byp-mux-23@18c"; dpll_usb_ck = "/ocp/l4@4a000000/cm_core@8000/clocks/clock@180"; dpll_usb_m2_ck = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-dpll-usb-m2-8@190"; dpll_pcie_ref_m2_ck = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-dpll-pcie-ref-m2-8@210"; dpll_per_x2_ck = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-dpll-per-x2"; dpll_per_h11x2_ck = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-dpll-per-h11x2-8@158"; dpll_per_h12x2_ck = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-dpll-per-h12x2-8@15c"; dpll_per_h13x2_ck = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-dpll-per-h13x2-8@160"; dpll_per_h14x2_ck = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-dpll-per-h14x2-8@164"; dpll_per_m2x2_ck = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-dpll-per-m2x2-8@150"; dpll_usb_clkdcoldo = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-dpll-usb-clkdcoldo"; func_128m_clk = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-func-128m"; func_12m_fclk = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-func-12m-fclk"; func_24m_clk = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-func-24m"; func_48m_fclk = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-func-48m-fclk"; func_96m_fclk = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-func-96m-fclk"; l3init_60m_fclk = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-l3init-60m@104"; clkout2_clk = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-clkout2-8@6b0"; l3init_960m_gfclk = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-l3init-960m-gfclk-8@6c0"; dss_32khz_clk = "/ocp/l4@4a000000/cm_core@8000/clocks/dss_32khz_clk@1120"; dss_48mhz_clk = "/ocp/l4@4a000000/cm_core@8000/clocks/dss_48mhz_clk@1120"; dss_dss_clk = "/ocp/l4@4a000000/cm_core@8000/clocks/dss_dss_clk@1120"; dss_hdmi_clk = "/ocp/l4@4a000000/cm_core@8000/clocks/dss_hdmi_clk@1120"; dss_video1_clk = "/ocp/l4@4a000000/cm_core@8000/clocks/dss_video1_clk@1120"; dss_video2_clk = "/ocp/l4@4a000000/cm_core@8000/clocks/dss_video2_clk@1120"; gpio2_dbclk = "/ocp/l4@4a000000/cm_core@8000/clocks/gpio2_dbclk@1760"; gpio3_dbclk = "/ocp/l4@4a000000/cm_core@8000/clocks/gpio3_dbclk@1768"; gpio4_dbclk = "/ocp/l4@4a000000/cm_core@8000/clocks/gpio4_dbclk@1770"; gpio5_dbclk = "/ocp/l4@4a000000/cm_core@8000/clocks/gpio5_dbclk@1778"; gpio6_dbclk = "/ocp/l4@4a000000/cm_core@8000/clocks/gpio6_dbclk@1780"; gpio7_dbclk = "/ocp/l4@4a000000/cm_core@8000/clocks/gpio7_dbclk@1810"; gpio8_dbclk = "/ocp/l4@4a000000/cm_core@8000/clocks/gpio8_dbclk@1818"; mmc1_clk32k = "/ocp/l4@4a000000/cm_core@8000/clocks/mmc1_clk32k@1328"; mmc2_clk32k = "/ocp/l4@4a000000/cm_core@8000/clocks/mmc2_clk32k@1330"; mmc3_clk32k = "/ocp/l4@4a000000/cm_core@8000/clocks/mmc3_clk32k@1820"; mmc4_clk32k = "/ocp/l4@4a000000/cm_core@8000/clocks/mmc4_clk32k@1828"; sata_ref_clk = "/ocp/l4@4a000000/cm_core@8000/clocks/sata_ref_clk@1388"; usb_otg_ss1_refclk960m = "/ocp/l4@4a000000/cm_core@8000/clocks/usb_otg_ss1_refclk960m@13f0"; usb_otg_ss2_refclk960m = "/ocp/l4@4a000000/cm_core@8000/clocks/usb_otg_ss2_refclk960m@1340"; usb_phy1_always_on_clk32k = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-usb-phy1-always-on-clk32k-8@640"; usb_phy2_always_on_clk32k = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-usb-phy2-always-on-clk32k-8@688"; usb_phy3_always_on_clk32k = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-usb-phy3-always-on-clk32k-8@698"; atl_dpll_clk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/atl_dpll_clk_mux@c00"; atl_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/atl_gfclk_mux@c00"; rmii_50mhz_clk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/rmii_50mhz_clk_mux@13d0"; gmac_rft_clk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/gmac_rft_clk_mux@13d0"; gpu_core_gclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-gpu-core-gclk-mux-24@1220"; gpu_hyd_gclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-gpu-hyd-gclk-mux-26@1220"; l3instr_ts_gclk_div = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-l3instr-ts-gclk-div-24@e50"; mcasp2_ahclkr_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/mcasp2_ahclkr_mux@1860"; mcasp2_ahclkx_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/mcasp2_ahclkx_mux@1860"; mcasp2_aux_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/mcasp2_aux_gfclk_mux@1860"; mcasp3_ahclkx_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/mcasp3_ahclkx_mux@1868"; mcasp3_aux_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/mcasp3_aux_gfclk_mux@1868"; mcasp4_ahclkx_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/mcasp4_ahclkx_mux@1898"; mcasp4_aux_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/mcasp4_aux_gfclk_mux@1898"; mcasp5_ahclkx_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/mcasp5_ahclkx_mux@1878"; mcasp5_aux_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/mcasp5_aux_gfclk_mux@1878"; mcasp6_ahclkx_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/mcasp6_ahclkx_mux@1904"; mcasp6_aux_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/mcasp6_aux_gfclk_mux@1904"; mcasp7_ahclkx_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/mcasp7_ahclkx_mux@1908"; mcasp7_aux_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/mcasp7_aux_gfclk_mux@1908"; mcasp8_ahclkx_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/mcasp8_ahclkx_mux@1890"; mcasp8_aux_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/mcasp8_aux_gfclk_mux@1890"; mmc1_fclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/mmc1_fclk_mux@1328"; mmc1_fclk_div = "/ocp/l4@4a000000/cm_core@8000/clocks/mmc1_fclk_div@1328"; mmc2_fclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/mmc2_fclk_mux@1330"; mmc2_fclk_div = "/ocp/l4@4a000000/cm_core@8000/clocks/mmc2_fclk_div@1330"; mmc3_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/mmc3_gfclk_mux@1820"; mmc3_gfclk_div = "/ocp/l4@4a000000/cm_core@8000/clocks/mmc3_gfclk_div@1820"; mmc4_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/mmc4_gfclk_mux@1828"; mmc4_gfclk_div = "/ocp/l4@4a000000/cm_core@8000/clocks/mmc4_gfclk_div@1828"; qspi_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/qspi_gfclk_mux@1838"; qspi_gfclk_div = "/ocp/l4@4a000000/cm_core@8000/clocks/qspi_gfclk_div@1838"; timer10_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/timer10_gfclk_mux@1728"; timer11_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/timer11_gfclk_mux@1730"; timer13_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/timer13_gfclk_mux@17c8"; timer14_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/timer14_gfclk_mux@17d0"; timer15_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/timer15_gfclk_mux@17d8"; timer16_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/timer16_gfclk_mux@1830"; timer2_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/timer2_gfclk_mux@1738"; timer3_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/timer3_gfclk_mux@1740"; timer4_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/timer4_gfclk_mux@1748"; timer9_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/timer9_gfclk_mux@1750"; uart1_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/uart1_gfclk_mux@1840"; uart2_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/uart2_gfclk_mux@1848"; uart3_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/uart3_gfclk_mux@1850"; uart4_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/uart4_gfclk_mux@1858"; uart5_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/uart5_gfclk_mux@1870"; uart7_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/uart7_gfclk_mux@18d0"; uart8_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/uart8_gfclk_mux@18e0"; uart9_gfclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/uart9_gfclk_mux@18e8"; vip1_gclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-vip1-gclk-mux-24@1020"; vip2_gclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/clock-vip2-gclk-mux-24@1028"; vip3_gclk_mux = "/ocp/l4@4a000000/cm_core@8000/clocks/vip3_gclk_mux@1030"; cm_core_clockdomains = "/ocp/l4@4a000000/cm_core@8000/clockdomains"; coreaon_clkdm = "/ocp/l4@4a000000/cm_core@8000/clockdomains/coreaon_clkdm"; l4_wkup = "/ocp/l4@4ae00000"; counter32k = "/ocp/l4@4ae00000/counter@4000"; prm = "/ocp/l4@4ae00000/prm@6000"; prm_clocks = "/ocp/l4@4ae00000/prm@6000/clocks"; sys_clkin1 = "/ocp/l4@4ae00000/prm@6000/clocks/clock-sys-clkin1@110"; abe_dpll_sys_clk_mux = "/ocp/l4@4ae00000/prm@6000/clocks/clock-abe-dpll-sys-clk-mux@118"; abe_dpll_bypass_clk_mux = "/ocp/l4@4ae00000/prm@6000/clocks/clock-abe-dpll-bypass-clk-mux@114"; abe_dpll_clk_mux = "/ocp/l4@4ae00000/prm@6000/clocks/clock-abe-dpll-clk-mux@10c"; abe_24m_fclk = "/ocp/l4@4ae00000/prm@6000/clocks/clock-abe-24m@11c"; aess_fclk = "/ocp/l4@4ae00000/prm@6000/clocks/clock-aess@178"; abe_giclk_div = "/ocp/l4@4ae00000/prm@6000/clocks/clock-abe-giclk-div@174"; abe_lp_clk_div = "/ocp/l4@4ae00000/prm@6000/clocks/clock-abe-lp-clk-div@1d8"; abe_sys_clk_div = "/ocp/l4@4ae00000/prm@6000/clocks/clock-abe-sys-clk-div@120"; adc_gfclk_mux = "/ocp/l4@4ae00000/prm@6000/clocks/clock-adc-gfclk-mux@1dc"; sys_clk1_dclk_div = "/ocp/l4@4ae00000/prm@6000/clocks/clock-sys-clk1-dclk-div@1c8"; sys_clk2_dclk_div = "/ocp/l4@4ae00000/prm@6000/clocks/clock-sys-clk2-dclk-div@1cc"; per_abe_x1_dclk_div = "/ocp/l4@4ae00000/prm@6000/clocks/clock-per-abe-x1-dclk-div@1bc"; dsp_gclk_div = "/ocp/l4@4ae00000/prm@6000/clocks/clock-dsp-gclk-div@18c"; gpu_dclk = "/ocp/l4@4ae00000/prm@6000/clocks/clock-gpu-dclk@1a0"; emif_phy_dclk_div = "/ocp/l4@4ae00000/prm@6000/clocks/clock-emif-phy-dclk-div@190"; gmac_250m_dclk_div = "/ocp/l4@4ae00000/prm@6000/clocks/clock-gmac-250m-dclk-div@19c"; gmac_main_clk = "/ocp/l4@4ae00000/prm@6000/clocks/clock-gmac-main"; l3init_480m_dclk_div = "/ocp/l4@4ae00000/prm@6000/clocks/clock-l3init-480m-dclk-div@1ac"; usb_otg_dclk_div = "/ocp/l4@4ae00000/prm@6000/clocks/clock-usb-otg-dclk-div@184"; sata_dclk_div = "/ocp/l4@4ae00000/prm@6000/clocks/clock-sata-dclk-div@1c0"; pcie2_dclk_div = "/ocp/l4@4ae00000/prm@6000/clocks/clock-pcie2-dclk-div@1b8"; pcie_dclk_div = "/ocp/l4@4ae00000/prm@6000/clocks/clock-pcie-dclk-div@1b4"; emu_dclk_div = "/ocp/l4@4ae00000/prm@6000/clocks/clock-emu-dclk-div@194"; secure_32k_dclk_div = "/ocp/l4@4ae00000/prm@6000/clocks/clock-secure-32k-dclk-div@1c4"; clkoutmux0_clk_mux = "/ocp/l4@4ae00000/prm@6000/clocks/clock-clkoutmux0-clk-mux@158"; clkoutmux1_clk_mux = "/ocp/l4@4ae00000/prm@6000/clocks/clock-clkoutmux1-clk-mux@15c"; clkoutmux2_clk_mux = "/ocp/l4@4ae00000/prm@6000/clocks/clock-clkoutmux2-clk-mux@160"; custefuse_sys_gfclk_div = "/ocp/l4@4ae00000/prm@6000/clocks/clock-custefuse-sys-gfclk-div"; eve_clk = "/ocp/l4@4ae00000/prm@6000/clocks/clock-eve@180"; hdmi_dpll_clk_mux = "/ocp/l4@4ae00000/prm@6000/clocks/clock-hdmi-dpll-clk-mux@164"; mlb_clk = "/ocp/l4@4ae00000/prm@6000/clocks/clock-mlb@134"; mlbp_clk = "/ocp/l4@4ae00000/prm@6000/clocks/clock-mlbp@130"; per_abe_x1_gfclk2_div = "/ocp/l4@4ae00000/prm@6000/clocks/clock-per-abe-x1-gfclk2-div@138"; timer_sys_clk_div = "/ocp/l4@4ae00000/prm@6000/clocks/clock-timer-sys-clk-div@144"; video1_dpll_clk_mux = "/ocp/l4@4ae00000/prm@6000/clocks/clock-video1-dpll-clk-mux@168"; video2_dpll_clk_mux = "/ocp/l4@4ae00000/prm@6000/clocks/clock-video2-dpll-clk-mux@16c"; wkupaon_iclk_mux = "/ocp/l4@4ae00000/prm@6000/clocks/clock-wkupaon-iclk-mux@108"; gpio1_dbclk = "/ocp/l4@4ae00000/prm@6000/clocks/gpio1_dbclk@1838"; dcan1_sys_clk_mux = "/ocp/l4@4ae00000/prm@6000/clocks/dcan1_sys_clk_mux@1888"; timer1_gfclk_mux = "/ocp/l4@4ae00000/prm@6000/clocks/timer1_gfclk_mux@1840"; uart10_gfclk_mux = "/ocp/l4@4ae00000/prm@6000/clocks/uart10_gfclk_mux@1880"; prm_clockdomains = "/ocp/l4@4ae00000/prm@6000/clockdomains"; ipu1_rst = "/ocp/l4@4ae00000/prm@6000/ipu1_rst@510"; ipu2_rst = "/ocp/l4@4ae00000/prm@6000/ipu2_rst@910"; scm_wkup = "/ocp/l4@4ae00000/scm_conf@c000"; pcie1_rc = "/ocp/axi@0/pcie@51000000"; pcie1_intc = "/ocp/axi@0/pcie@51000000/interrupt-controller"; pcie1_ep = "/ocp/axi@0/pcie_ep@51000000"; axi1 = "/ocp/target-module@51800000"; pcie2_intc = "/ocp/target-module@51800000/pcie@51800000/interrupt-controller"; ocmcram1 = "/ocp/ocmcram@40300000"; ocmcram2 = "/ocp/ocmcram@40400000"; ocmcram3 = "/ocp/ocmcram@40500000"; bandgap = "/ocp/bandgap@4a0021e0"; dsp1_system = "/ocp/dsp_system@40d00000"; dra7_iodelay_core = "/ocp/padconf@4844a000"; mmc1_iodelay_ddr_rev11_conf = "/ocp/padconf@4844a000/mmc1_iodelay_ddr_rev11_conf"; mmc1_iodelay_ddr_rev20_conf = "/ocp/padconf@4844a000/mmc1_iodelay_ddr50_rev20_conf"; mmc1_iodelay_sdr104_rev11_conf = "/ocp/padconf@4844a000/mmc1_iodelay_sdr104_rev11_conf"; mmc1_iodelay_sdr104_rev20_conf = "/ocp/padconf@4844a000/mmc1_iodelay_sdr104_rev20_conf"; mmc2_iodelay_hs200_rev11_conf = "/ocp/padconf@4844a000/mmc2_iodelay_hs200_rev11_conf"; mmc2_iodelay_hs200_rev20_conf = "/ocp/padconf@4844a000/mmc2_iodelay_hs200_rev20_conf"; mmc2_iodelay_ddr_3_3v_rev11_conf = "/ocp/padconf@4844a000/mmc2_iodelay_ddr_3_3v_rev11_conf"; mmc2_iodelay_ddr_1_8v_rev11_conf = "/ocp/padconf@4844a000/mmc2_iodelay_ddr_1_8v_rev11_conf"; mmc3_iodelay_manual1_rev11_conf = "/ocp/padconf@4844a000/mmc3_iodelay_manual1_conf"; mmc3_iodelay_manual1_rev20_conf = "/ocp/padconf@4844a000/mmc3_iodelay_manual1_conf"; mmc4_iodelay_ds_rev11_conf = "/ocp/padconf@4844a000/mmc4_iodelay_ds_rev11_conf"; mmc4_iodelay_ds_rev20_conf = "/ocp/padconf@4844a000/mmc4_iodelay_ds_rev20_conf"; mmc4_iodelay_sdr12_hs_sdr25_rev11_conf = "/ocp/padconf@4844a000/mmc4_iodelay_sdr12_hs_sdr25_rev11_conf"; mmc4_iodelay_sdr12_hs_sdr25_rev20_conf = "/ocp/padconf@4844a000/mmc4_iodelay_sdr12_hs_sdr25_rev20_conf"; sdma = "/ocp/dma-controller@4a056000"; edma = "/ocp/edma@43300000"; edma_tptc0 = "/ocp/tptc@43400000"; edma_tptc1 = "/ocp/tptc@43500000"; gpio1 = "/ocp/gpio@4ae10000"; gpio2 = "/ocp/gpio@48055000"; gpio3 = "/ocp/gpio@48057000"; gpio4 = "/ocp/gpio@48059000"; gpio5 = "/ocp/gpio@4805b000"; gpio6 = "/ocp/gpio@4805d000"; gpio7 = "/ocp/gpio@48051000"; gpio8 = "/ocp/gpio@48053000"; uart1 = "/ocp/serial@4806a000"; uart2 = "/ocp/serial@4806c000"; uart3 = "/ocp/serial@48020000"; uart4 = "/ocp/serial@4806e000"; uart5 = "/ocp/serial@48066000"; uart6 = "/ocp/serial@48068000"; uart7 = "/ocp/serial@48420000"; uart8 = "/ocp/serial@48422000"; uart9 = "/ocp/serial@48424000"; uart10 = "/ocp/serial@4ae2b000"; mailbox1 = "/ocp/mailbox@4a0f4000"; mailbox2 = "/ocp/mailbox@4883a000"; mailbox3 = "/ocp/mailbox@4883c000"; mailbox4 = "/ocp/mailbox@4883e000"; mailbox5 = "/ocp/mailbox@48840000"; mbox_ipu1_ipc3x = "/ocp/mailbox@48840000/mbox-ipu1-ipc3x"; mbox_dsp1_ipc3x = "/ocp/mailbox@48840000/mbox-dsp1-ipc3x"; mailbox6 = "/ocp/mailbox@48842000"; mbox_ipu2_ipc3x = "/ocp/mailbox@48842000/mbox-ipu2-ipc3x"; mbox_dsp2_ipc3x = "/ocp/mailbox@48842000/mbox-dsp2-ipc3x"; mailbox7 = "/ocp/mailbox@48844000"; mailbox8 = "/ocp/mailbox@48846000"; mailbox9 = "/ocp/mailbox@4885e000"; mailbox10 = "/ocp/mailbox@48860000"; mailbox11 = "/ocp/mailbox@48862000"; mailbox12 = "/ocp/mailbox@48864000"; mailbox13 = "/ocp/mailbox@48802000"; timer1 = "/ocp/timer@4ae18000"; timer2 = "/ocp/timer@48032000"; timer3 = "/ocp/timer@48034000"; timer4 = "/ocp/timer@48036000"; timer5 = "/ocp/timer@48820000"; timer6 = "/ocp/timer@48822000"; timer7 = "/ocp/timer@48824000"; timer8 = "/ocp/timer@48826000"; timer9 = "/ocp/timer@4803e000"; timer10 = "/ocp/timer@48086000"; timer11 = "/ocp/timer@48088000"; timer12 = "/ocp/timer@4ae20000"; timer13 = "/ocp/timer@48828000"; timer14 = "/ocp/timer@4882a000"; timer15 = "/ocp/timer@4882c000"; timer16 = "/ocp/timer@4882e000"; wdt2 = "/ocp/wdt@4ae14000"; hwspinlock = "/ocp/spinlock@4a0f6000"; i2c1 = "/ocp/i2c@48070000"; i2c2 = "/ocp/i2c@48072000"; i2c3 = "/ocp/i2c@48060000"; i2c4 = "/ocp/i2c@4807a000"; i2c5 = "/ocp/i2c@4807c000"; mmc1 = "/ocp/mmc@4809c000"; mmc2 = "/ocp/mmc@480b4000"; mmc3 = "/ocp/mmc@480ad000"; mmc4 = "/ocp/mmc@480d1000"; mmu0_dsp1 = "/ocp/mmu@40d01000"; mmu1_dsp1 = "/ocp/mmu@40d02000"; mmu_ipu1 = "/ocp/mmu@58882000"; mmu_ipu2 = "/ocp/mmu@55082000"; abb_mpu = "/ocp/regulator-abb-mpu"; abb_ivahd = "/ocp/regulator-abb-ivahd"; abb_dspeve = "/ocp/regulator-abb-dspeve"; abb_gpu = "/ocp/regulator-abb-gpu"; mcspi1 = "/ocp/spi@48098000"; mcspi2 = "/ocp/spi@4809a000"; mcspi3 = "/ocp/spi@480b8000"; mcspi4 = "/ocp/spi@480ba000"; qspi = "/ocp/qspi@4b300000"; sata_phy = "/ocp/ocp2scp@4a090000/phy@4A096000"; pcie1_phy = "/ocp/ocp2scp@4a090000/pciephy@4a094000"; pcie2_phy = "/ocp/ocp2scp@4a090000/pciephy@4a095000"; sata = "/ocp/sata@4a141100"; rtc = "/ocp/rtc@48838000"; usb2_phy1 = "/ocp/ocp2scp@4a080000/phy@4a084000"; usb2_phy2 = "/ocp/ocp2scp@4a080000/phy@4a085000"; usb3_phy1 = "/ocp/ocp2scp@4a080000/phy@4a084400"; omap_dwc3_1 = "/ocp/omap_dwc3_1@48880000"; usb1 = "/ocp/omap_dwc3_1@48880000/usb@48890000"; omap_dwc3_2 = "/ocp/omap_dwc3_2@488c0000"; usb2 = "/ocp/omap_dwc3_2@488c0000/usb@488d0000"; omap_dwc3_3 = "/ocp/omap_dwc3_3@48900000"; usb3 = "/ocp/omap_dwc3_3@48900000/usb@48910000"; elm = "/ocp/elm@48078000"; gpmc = "/ocp/gpmc@50000000"; atl = "/ocp/atl@4843c000"; mcasp1 = "/ocp/mcasp@48460000"; mcasp2 = "/ocp/mcasp@48464000"; mcasp3 = "/ocp/mcasp@48468000"; mcasp4 = "/ocp/mcasp@4846c000"; mcasp5 = "/ocp/mcasp@48470000"; mcasp6 = "/ocp/mcasp@48474000"; mcasp7 = "/ocp/mcasp@48478000"; mcasp8 = "/ocp/mcasp@4847c000"; crossbar_mpu = "/ocp/crossbar@4a002a48"; mac = "/ocp/ethernet@48484000"; davinci_mdio = "/ocp/ethernet@48484000/mdio@48485000"; cpsw_emac0 = "/ocp/ethernet@48484000/slave@48480200"; cpsw_emac1 = "/ocp/ethernet@48484000/slave@48480300"; phy_sel = "/ocp/ethernet@48484000/cpsw-phy-sel@4a002554"; dcan1 = "/ocp/can@481cc000"; dcan2 = "/ocp/can@481d0000"; dss = "/ocp/dss@58000000"; hdmi = "/ocp/dss@58000000/encoder@58060000"; epwmss0 = "/ocp/epwmss@4843e000"; ehrpwm0 = "/ocp/epwmss@4843e000/pwm@4843e200"; ecap0 = "/ocp/epwmss@4843e000/ecap@4843e100"; epwmss1 = "/ocp/epwmss@48440000"; ehrpwm1 = "/ocp/epwmss@48440000/pwm@48440200"; ecap1 = "/ocp/epwmss@48440000/ecap@48440100"; epwmss2 = "/ocp/epwmss@48442000"; ehrpwm2 = "/ocp/epwmss@48442000/pwm@48442200"; ecap2 = "/ocp/epwmss@48442000/ecap@48442100"; aes1 = "/ocp/aes@4b500000"; aes2 = "/ocp/aes@4b700000"; des = "/ocp/des@480a5000"; sham = "/ocp/sham@53100000"; rng = "/ocp/rng@48090000"; ipu1 = "/ocp/ipu@58820000"; ipu2 = "/ocp/ipu@55020000"; dsp2_system = "/ocp/dsp_system@41500000"; omap_dwc3_4 = "/ocp/omap_dwc3_4@48940000"; usb4 = "/ocp/omap_dwc3_4@48940000/usb@48950000"; mmu0_dsp2 = "/ocp/mmu@41501000"; mmu1_dsp2 = "/ocp/mmu@41502000"; thermal_zones = "/thermal-zones"; cpu_thermal = "/thermal-zones/cpu_thermal"; cpu_trips = "/thermal-zones/cpu_thermal/trips"; cpu_alert0 = "/thermal-zones/cpu_thermal/trips/cpu_alert"; cpu_crit = "/thermal-zones/cpu_thermal/trips/cpu_crit"; cpu_cooling_maps = "/thermal-zones/cpu_thermal/cooling-maps"; gpu_thermal = "/thermal-zones/gpu_thermal"; gpu_crit = "/thermal-zones/gpu_thermal/trips/gpu_crit"; core_thermal = "/thermal-zones/core_thermal"; core_crit = "/thermal-zones/core_thermal/trips/core_crit"; dspeve_thermal = "/thermal-zones/dspeve_thermal"; dspeve_crit = "/thermal-zones/dspeve_thermal/trips/dspeve_crit"; iva_thermal = "/thermal-zones/iva_thermal"; iva_crit = "/thermal-zones/iva_thermal/trips/iva_crit"; }; };