## Errata

# MSP432P4111 Microcontroller



#### **ABSTRACT**

This document describes the known exceptions to the functional specifications (advisories).

## **Table of Contents**

| 1 Functional Advisories                                            | 2 |
|--------------------------------------------------------------------|---|
| 2 Preprogrammed Software Advisories                                | 2 |
| 3 Debug Only Advisories                                            |   |
| 4 Fixed by Compiler Advisories                                     |   |
| 5 Nomenclature, Package Symbolization, and Revision Identification |   |
| 5.1 Device Nomenclature                                            |   |
| 5.2 Package Markings                                               | 3 |
| 5.3 Memory-Mapped Hardware Revision (TLV Structure)                |   |
| 6 Advisory Descriptions                                            |   |
| 7 Revision History                                                 |   |
|                                                                    |   |

## 1 Functional Advisories

Advisories that affect the device's operation, function, or parametrics.

✓ The check mark indicates that the issue is present in the specified revision.

| Errata Number | Rev A |
|---------------|-------|
| CS14          | 1     |
| PORT31        | ✓     |
| PORT32        | 1     |
| PORT34        | 1     |
| USCI42        | ✓     |
| USCI45        | 1     |
| USCI47        | 1     |
| USCI50        | 1     |
| USCI51        | 1     |

## 2 Preprogrammed Software Advisories

Advisories that affect factory-programmed software.

✓ The check mark indicates that the issue is present in the specified revision.

| Errata Number | Rev A |
|---------------|-------|
| UDMA2         | ✓     |

## 3 Debug Only Advisories

Advisories that affect only debug operation.

✓ The check mark indicates that the issue is present in the specified revision.

The device does not have any errata for this category.

#### 4 Fixed by Compiler Advisories

Advisories that are resolved by compiler workaround. Refer to each advisory for the IDE and compiler versions with a workaround.

✓ The check mark indicates that the issue is present in the specified revision.

The device does not have any errata for this category.

Refer to the following MSP430 compiler documentation for more details about the CPU bugs workarounds.

#### TI MSP430 Compiler Tools (Code Composer Studio IDE)

- MSP430 Optimizing C/C++ Compiler: Check the --silicon errata option
- MSP430 Assembly Language Tools

#### MSP430 GNU Compiler (MSP430-GCC)

- MSP430 GCC Options: Check -msilicon-errata= and -msilicon-errata-warn= options
- MSP430 GCC User's Guide

#### IAR Embedded Workbench

IAR workarounds for msp430 hardware issues



## 5 Nomenclature, Package Symbolization, and Revision Identification

The revision of the device can be identified by the revision letter on the Package Markings or by the HW ID located inside the TLV structure of the device.

#### **5.1 Device Nomenclature**

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all MSP MCU devices. Each MSP MCU commercial family member has one of two prefixes: MSP or XMS. These prefixes represent evolutionary stages of product development from engineering prototypes (XMS) through fully qualified production devices (MSP).

**XMS** – Experimental device that is not necessarily representative of the final device's electrical specifications

MSP - Fully qualified production device

Support tool naming prefixes:

X: Development-support product that has not yet completed Texas Instruments internal qualification testing.

**null**: Fully-qualified development-support product.

XMS devices and X development-support tools are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes."

MSP devices have been characterized fully, and the quality and reliability of the device have been demonstrated fully. TI's standard warranty applies.

Predictions show that prototype devices (XMS) have a greater failure rate than the standard production devices. TI recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used.

TI device nomenclature also includes a suffix with the device family name. This suffix indicates the temperature range, package type, and distribution format.

## 5.2 Package Markings

## QFN (RGC), 64 pin RGC64 = Die revision NNNNNNG4 $\bigcirc$ = Pin 1 location Ν = Lot trace code MSP432xxxx Rev#

#### LQFP (PZ) 100 Pin PZ100



### 5.3 Memory-Mapped Hardware Revision (TLV Structure)

| Die Revision | TLV Hardware Revision |
|--------------|-----------------------|
| Rev A        | 41h                   |



Further guidance on how to locate the TLV structure and read out the HW\_ID can be found in the device User's Guide.



## 6 Advisory Descriptions

CS Module **CS14** 

Category **Functional** 

**Function** Some devices may exhibit glitches from LFXT source

**Description** 

When using an external low-frequency crystal, clocks or peripherals driven by LFXT source may see high frequency noise or glitches in some devices.

This errata does not apply when utilizing LFXT in bypass mode.

Workaround

Utilize internal REFO for low frequency clocking needs of affected devices.

Use LFXT in bypass mode with appropriate source.

#### **PORT Module** PORT31

Category **Functional** 

**Function** Fast transient noise on GPIOs may result in a constant high current

**Description** 

GPIOs subject to fast transient noise (e.g. electromagnetic noise) may see a high constant current. The constant high current is a result of the fast transient noise triggering the internal ESD protection structure and it persists as long as the internal or external current driver sustains the current.

- 1. When using in Input mode (PxDIR = 0), all GPIOs are impacted by this issue. A fast transient noise on the pin configured as an input or on an adjacent pin could cause a constant high current that is sustained as long as the external driver is present.
- 2. When using in Output mode (PxDIR = 1), only the high drive GPIOs (P2.0,P2.1,P2.2 and P2.3) are impacted by this issue. If the affected GPIOs are configured in high drive mode (PxDS register) and they (or adjacent pins) are subject to fast transient noise, it could cause a constant high current. Note that this issue is not seen in GPIOs configured in the output direction with the regular drive strength setting since the high drive mode is required to sustain the high current.

If the GPIO configuration is reset by a power cycle, the constant high current is no longer sustained.

## Workaround

- 1. For GPIOs configured as input, ensure that they are driven by a current-limited source < 30mA (up to Tj=85C) or 20mA (up to Tj=125C, if allowed for device. See device specific datasheet for maximum allowed operating junction temperature) OR use a series resistance >100 ohm (up to Tj=85C) or 150 ohm (up to Tj=125C, if allowed for device. See device specific datasheet for maximum allowed operating junction temperature) to limit the current.
- 2. For high drive GPIOs configured as output, ensure adequate protection from fast transients is provided to both the high drive IOs and any adjacent pins.
- 3. In general, it is recommended to terminate any unused GPIOs in the output direction, driving low to minimize the occurrence of this issue.



4. For guidelines on ESD considerations refer to the document: MSP430 System-level ESD Considerations SLAA530

PORT32 PORT Module

**Category** Functional

**Function** Successive writes to port registers may cause interrupt to pend incorrectly

**Description** Writing to the PxIES register sets the corresponding PxIFG bit. The PxIFG bit can be

cleared by writing '0' to it (clearing the register).

However if the PxIFG bit is cleared immediately (next instruction cycle) after writing to the

PxIES register, the interrupt flag does not clear and stays pending.

Workaround Insert a NOP or \_\_no\_operation(); instruction after writing to the PxIES register and

before clearing the PxIFG register.

PORT34 PORT Module

**Category** Functional

**Function** Timer\_A1 & A2 outputs and EUSCIB3 pins should not be used simultaneously

**Description** The following pin functions cannot be simultaneously active on the device at any pin:

1) TA1.0 and UCB3STE

2) TA2.0 and UCB3CLK

3) TA2.3 and UCB3SIMO

4) TA2.4 and UCB3SOMI

Attempting to use both pin's secondary functions will cause functional conflicts and abnormal behavior of the peripherals. For example, using Timer\_A2.3 output will prevent

proper operation of EUSCIB3SIMO.

Workaround None.

UDMA2 UDMA Module

Category Software in ROM

Function UDMA driver library versions < 4.20.00.03 (SimpleLink MSP432P4 SDK versions <

2.10.00.14) do not support use case where increment size and transfer size are different.

**Description** UDMA driver library APIs with versions < 4.20.00.03 (SimpleLink MSP432P4 SDK

versions < 2.10.00.14) do not support use cases where increment size and transfer sizes are different for either the source or destination. The addresses computation are

performed wrongly and this result in erroneous data transfers.

Workaround This is fixed in driver library API versions >= 4.20.00.03 (SimpleLink MSP432P4 SDK

versions  $\geq$  2.10.00.14).

- For TI Drivers users, update to SDK version 2.10.00.14 and TI Drivers based

applications automatically leverage the bug fix.

- For Driver Library users, update to SDK version 2.10.00.14 and ensure that the



www.ti.com Advisory Descriptions

application code uses MAP\_DMA\_ function calls for Driverlib DMA [instead of direct DMA\_API calls].

USCI42 USCI Module

**Category** Functional

**Function** UART asserts UCTXCPTIFG after each byte in multi-byte transmission

**Description** UCTXCPTIFG flag is triggered at the last stop bit of every UART byte transmission,

independently of an empty buffer, when transmitting multiple byte sequences via UART.

The erroneous UART behavior occurs with and without DMA transfer.

Workaround None.

USCI45 USCI Module

Category Functional

Function Unexpected SPI clock stretching possible when UCxCLK is asynchronous to MCLK

**Description** In rare cases, during SPI communication, the clock high phase of the first data bit may be

stretched significantly. The SPI operation completes as expected with no data loss. This issue only occurs when the USCI SPI module clock (UCxCLK) is asynchronous to the

system clock (MCLK).

Workaround Ensure that the USCI SPI module clock (UCxCLK) and the CPU clock (MCLK) are

synchronous to each other.

USCI47 USCI Module

**Category** Functional

**Function** eUSCI SPI slave with clock phase UCCKPH = 1

**Description** The eUSCI SPI operates incorrectly under the following conditions:

1. The eUSCI\_A or eUSCI\_B module is configured as a SPI slave with clock phase mode

UCCKPH = 1

AND

2. The SPI clock pin is not at the appropriate idle level (low for UCCKPL = 0, high for

UCCKPL = 1) when the UCSWRST bit in the UCxxCTLW0 register is cleared.

If both of the above conditions are satisfied, then the following will occur:

eUSCI\_A: the SPI will not be able to receive a byte (UCAxRXBUF will not be filled and UCRXIFG will not be set) and SPI slave output data will be wrong (first bit will be missed

and data will be shifted).

eUSCI B: the SPI receives data correctly but the SPI slave output data will be wrong (first

byte will be duplicated or replaced by second byte).

**Workaround** Use clock phase mode UCCKPH = 0 for MSP SPI slave if allowed by the application.

OR

The SPI master must set the clock pin at the appropriate idle level (low for UCCKPL = 0,

high for UCCKPL = 1) before SPI slave is reset (UCSWRST bit is cleared).



OR

For eUSCI\_A: to detect communication failure condition where UCRXIFG is not set, check both UCRXIFG and UCTXIFG. If UCTXIFG is set twice but UCRXIFG is not set, reset the MSP SPI slave by setting and then clearing the UCSWRST bit, and inform the SPI master to resend the data.

USCI50 USCI Module

**Category** Functional

**Function** Data may not be transmitted correctly from the eUSCI when operating in SPI 4-pin master

mode with UCSTEM = 0

**Description** When the eUSCI is used in SPI 4-pin master mode with UCSTEM = 0 (STE pin used as

an input to prevent conflicts with other SPI masters), data that is moved into UCxTXBUF while the UCxSTE input is in the inactive state may not be transmitted correctly. If the eUSCI is used with UCSTEM = 1 (STE pin used to output an enable signal), data is

transmitted correctly.

**Workaround** When using the STE pin in conflict prevention mode (UCSTEM = 0), only move data

into UCxTXBUF when UCxSTE is in the active state. If an active transfer is aborted by UCxSTE transitioning to the master-inactive state, the data must be rewritten into UCxTXBUF to be transferred when UCxSTE transitions back to the master-active state.

USCI51 USCI Module

**Category** Functional

Function UART could lose bytes while transmitting with DMA

**Description** Accessing the RXIFG (which is at the same address as the TXIFG) while transmitting with

the DMA, could cause a second interrupt for the DMA and overwrite the transmit buffer,

before moving to the Shift register.

**Workaround** Clear pending UART RX-interrupt flags with dummy read and enable RX-interrupt as the

below example code:

```
volatile uint8_t temp;
temp = EUSCI_A_CMSIS(EUSCI_A2_BASE)->RXBUF;
MAP_UART_enableInterrupt(EUSCI_A2_BASE, EUSCI_A_UART_RECEIVE_INTERRUPT);
```

Revision History

**7 Revision History**NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | hanges from September 17, 2021 to September 20, 2021 | Page |
|---|------------------------------------------------------|------|
| • | No History is Available                              | 5    |

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated