Tool/software:
Hi,
We use the DP83822I for the ethernet PHY, and We find the DP83822I has no singal output when the MAC is RGMII, and we force the MAC to RMII, the output singal is normal,
Please kindly to advise how to solve this issue, thanks.
This thread has been locked.
If you have a related question, please click the "Ask a related question" button in the top right corner. The newly created question will be automatically linked to this question.
Tool/software:
Hi,
We use the DP83822I for the ethernet PHY, and We find the DP83822I has no singal output when the MAC is RGMII, and we force the MAC to RMII, the output singal is normal,
Please kindly to advise how to solve this issue, thanks.
Hi Liang,
If possible, may I ask what is clock signal input to XI pin? Is it 25MHz or 50MHz.
A schematic would be helpful for us to debug.
--
Regards,
Hillman Lin
Hi Liang,
Only RMII slave mode would work if you input the 50MHz on the XI pin. In order to make the PHY perform in RGMII mode, 25MHz on XI pin is required.
--
Regards,
Hillman Lin
Hi Hillman,
We use the RMII mode based on 50MHz, and now, the failure IC is auto set to RGMII mode, we force to RMII mode that the issue is solved,
we have no idea what this issue happen, we original design is based on the MAC interface configuration in datasheet, thanks.
Hi Liang,
If possible, could you probe RX_ER and RX_DV when the PHY is power up to confirm on the strap stage. I was thinking the MAC impedance or outputting some signal the PHY is power up
--
Regards,
Hillman Lin
Hi Liang,
Based on the scope capture, it seems like the RX_ER always have a voltage when you are resetting which is the test mode 2 based on the strap table.
Is the scope capture during the power up stage? Could you also add AVDD voltage rail in the capture?
--
Thank you,
Hillman Lin