Hello,
we want to implement a Gen1 X1 PCIe interface with DRA829-Q1 SERDES0 as Root Complex and a Xilinx Ultrascale+ as End Point.
Is it possible to clock SERDES0 by Jacinto internal resources, and also to output this Clock on PCI_REFCLK0P/N to drive the Endpoint Reference Clock input?
Target is to avoid an additional external clocking device.
Could you provide a configuration example?
Regards, Peter