DMSC_Cortex_M3_0: GEL Output: Debugging disabled. DMSC_Cortex_M3_0: GEL Output: Reading off all PLLs configuration. DMSC_Cortex_M3_0: GEL Output: Read off Main PLL 0 (Main PLL) DMSC_Cortex_M3_0: GEL Output: Base address: 0x00680000 DMSC_Cortex_M3_0: GEL Output: PLL index: 0x00000000 DMSC_Cortex_M3_0: GEL Output: PLL index register base: 0x00000000 DMSC_Cortex_M3_0: GEL Output: Register: 0x00000020 DMSC_Cortex_M3_0: GEL Output: Reference Divider is: 0 DMSC_Cortex_M3_0: GEL Output: Feedback Divider is: 0 DMSC_Cortex_M3_0: GEL Output: Fractional Multiplier is: 0 DMSC_Cortex_M3_0: GEL Output: Output Divider #1 is: 0 DMSC_Cortex_M3_0: GEL Output: Output Divider #2 is: 0 DMSC_Cortex_M3_0: GEL Output: Number of hsidvs: 0 DMSC_Cortex_M3_0: GEL Output: Parsed PLL configuration information. DMSC_Cortex_M3_0: GEL Output: Read off Main PLL 1 (Peripheral 0 PLL) DMSC_Cortex_M3_0: GEL Output: Base address: 0x00680000 DMSC_Cortex_M3_0: GEL Output: PLL index: 0x00000001 DMSC_Cortex_M3_0: GEL Output: PLL index register base: 0x00001000 DMSC_Cortex_M3_0: GEL Output: Register: 0x00000020 DMSC_Cortex_M3_0: GEL Output: Reference Divider is: 0 DMSC_Cortex_M3_0: GEL Output: Feedback Divider is: 0 DMSC_Cortex_M3_0: GEL Output: Fractional Multiplier is: 0 DMSC_Cortex_M3_0: GEL Output: Output Divider #1 is: 0 DMSC_Cortex_M3_0: GEL Output: Output Divider #2 is: 0 DMSC_Cortex_M3_0: GEL Output: Number of hsidvs: 0 DMSC_Cortex_M3_0: GEL Output: Parsed PLL configuration information. DMSC_Cortex_M3_0: GEL Output: Read off Main PLL 2 (Peripheral 1 PLL) DMSC_Cortex_M3_0: GEL Output: Base address: 0x00680000 DMSC_Cortex_M3_0: GEL Output: PLL index: 0x00000002 DMSC_Cortex_M3_0: GEL Output: PLL index register base: 0x00002000 DMSC_Cortex_M3_0: GEL Output: Register: 0x00000020 DMSC_Cortex_M3_0: GEL Output: Reference Divider is: 0 DMSC_Cortex_M3_0: GEL Output: Feedback Divider is: 0 DMSC_Cortex_M3_0: GEL Output: Fractional Multiplier is: 0 DMSC_Cortex_M3_0: GEL Output: Output Divider #1 is: 0 DMSC_Cortex_M3_0: GEL Output: Output Divider #2 is: 0 DMSC_Cortex_M3_0: GEL Output: Number of hsidvs: 0 DMSC_Cortex_M3_0: GEL Output: Parsed PLL configuration information. DMSC_Cortex_M3_0: GEL Output: Read off Main PLL 3 (CPSW5X PLL) DMSC_Cortex_M3_0: GEL Output: Base address: 0x00680000 DMSC_Cortex_M3_0: GEL Output: PLL index: 0x00000003 DMSC_Cortex_M3_0: GEL Output: PLL index register base: 0x00003000 DMSC_Cortex_M3_0: GEL Output: Register: 0x00000020 DMSC_Cortex_M3_0: GEL Output: Reference Divider is: 0 DMSC_Cortex_M3_0: GEL Output: Feedback Divider is: 0 DMSC_Cortex_M3_0: GEL Output: Fractional Multiplier is: 0 DMSC_Cortex_M3_0: GEL Output: Output Divider #1 is: 0 DMSC_Cortex_M3_0: GEL Output: Output Divider #2 is: 0 DMSC_Cortex_M3_0: GEL Output: Number of hsidvs: 0 DMSC_Cortex_M3_0: GEL Output: Parsed PLL configuration information. DMSC_Cortex_M3_0: GEL Output: Read off Main PLL 4 (Audio 0 PLL) DMSC_Cortex_M3_0: GEL Output: Base address: 0x00680000 DMSC_Cortex_M3_0: GEL Output: PLL index: 0x00000004 DMSC_Cortex_M3_0: GEL Output: PLL index register base: 0x00004000 DMSC_Cortex_M3_0: GEL Output: Register: 0x00000020 DMSC_Cortex_M3_0: GEL Output: Reference Divider is: 0 DMSC_Cortex_M3_0: GEL Output: Feedback Divider is: 0 DMSC_Cortex_M3_0: GEL Output: Fractional Multiplier is: 0 DMSC_Cortex_M3_0: GEL Output: Output Divider #1 is: 0 DMSC_Cortex_M3_0: GEL Output: Output Divider #2 is: 0 DMSC_Cortex_M3_0: GEL Output: Number of hsidvs: 0 DMSC_Cortex_M3_0: GEL Output: Parsed PLL configuration information. DMSC_Cortex_M3_0: GEL Output: Read off Main PLL 7 (MSMC PLL) DMSC_Cortex_M3_0: GEL Output: Base address: 0x00680000 DMSC_Cortex_M3_0: GEL Output: PLL index: 0x00000007 DMSC_Cortex_M3_0: GEL Output: PLL index register base: 0x00007000 DMSC_Cortex_M3_0: GEL Output: Register: 0x00000020 DMSC_Cortex_M3_0: GEL Output: Reference Divider is: 0 DMSC_Cortex_M3_0: GEL Output: Feedback Divider is: 0 DMSC_Cortex_M3_0: GEL Output: Fractional Multiplier is: 0 DMSC_Cortex_M3_0: GEL Output: Output Divider #1 is: 0 DMSC_Cortex_M3_0: GEL Output: Output Divider #2 is: 0 DMSC_Cortex_M3_0: GEL Output: Number of hsidvs: 0 DMSC_Cortex_M3_0: GEL Output: Parsed PLL configuration information. DMSC_Cortex_M3_0: GEL Output: Read off Main PLL 8 (ARM0 PLL) DMSC_Cortex_M3_0: GEL Output: Base address: 0x00680000 DMSC_Cortex_M3_0: GEL Output: PLL index: 0x00000008 DMSC_Cortex_M3_0: GEL Output: PLL index register base: 0x00008000 DMSC_Cortex_M3_0: GEL Output: Register: 0x00000020 DMSC_Cortex_M3_0: GEL Output: Reference Divider is: 0 DMSC_Cortex_M3_0: GEL Output: Feedback Divider is: 0 DMSC_Cortex_M3_0: GEL Output: Fractional Multiplier is: 0 DMSC_Cortex_M3_0: GEL Output: Output Divider #1 is: 0 DMSC_Cortex_M3_0: GEL Output: Output Divider #2 is: 0 DMSC_Cortex_M3_0: GEL Output: Number of hsidvs: 0 DMSC_Cortex_M3_0: GEL Output: Parsed PLL configuration information. DMSC_Cortex_M3_0: GEL Output: Read off Main PLL 12 (DDR PLL) DMSC_Cortex_M3_0: GEL Output: Base address: 0x00680000 DMSC_Cortex_M3_0: GEL Output: PLL index: 0x0000000C DMSC_Cortex_M3_0: GEL Output: PLL index register base: 0x0000C000 DMSC_Cortex_M3_0: GEL Output: Register: 0x00000020 DMSC_Cortex_M3_0: GEL Output: Reference Divider is: 0 DMSC_Cortex_M3_0: GEL Output: Feedback Divider is: 0 DMSC_Cortex_M3_0: GEL Output: Fractional Multiplier is: 0 DMSC_Cortex_M3_0: GEL Output: Output Divider #1 is: 0 DMSC_Cortex_M3_0: GEL Output: Output Divider #2 is: 0 DMSC_Cortex_M3_0: GEL Output: Number of hsidvs: 0 DMSC_Cortex_M3_0: GEL Output: Parsed PLL configuration information. DMSC_Cortex_M3_0: GEL Output: Read off Main PLL 14 (Main Domain Pulsar) PLL) DMSC_Cortex_M3_0: GEL Output: Base address: 0x00680000 DMSC_Cortex_M3_0: GEL Output: PLL index: 0x0000000E DMSC_Cortex_M3_0: GEL Output: PLL index register base: 0x0000E000 DMSC_Cortex_M3_0: GEL Output: Register: 0x00000020 DMSC_Cortex_M3_0: GEL Output: Reference Divider is: 0 DMSC_Cortex_M3_0: GEL Output: Feedback Divider is: 0 DMSC_Cortex_M3_0: GEL Output: Fractional Multiplier is: 0 DMSC_Cortex_M3_0: GEL Output: Output Divider #1 is: 0 DMSC_Cortex_M3_0: GEL Output: Output Divider #2 is: 0 DMSC_Cortex_M3_0: GEL Output: Number of hsidvs: 0 DMSC_Cortex_M3_0: GEL Output: Parsed PLL configuration information. DMSC_Cortex_M3_0: GEL Output: Read off MCU PLL 0 (MCU PLL) DMSC_Cortex_M3_0: GEL Output: Base address: 0x40D00000 DMSC_Cortex_M3_0: GEL Output: PLL index: 0x00000000 DMSC_Cortex_M3_0: GEL Output: PLL index register base: 0x00000000 DMSC_Cortex_M3_0: GEL Output: Register: 0x00000020 DMSC_Cortex_M3_0: GEL Output: Reference Divider is: 0 DMSC_Cortex_M3_0: GEL Output: Feedback Divider is: 0 DMSC_Cortex_M3_0: GEL Output: Fractional Multiplier is: 0 DMSC_Cortex_M3_0: GEL Output: Output Divider #1 is: 0 DMSC_Cortex_M3_0: GEL Output: Output Divider #2 is: 0 DMSC_Cortex_M3_0: GEL Output: Number of hsidvs: 0 DMSC_Cortex_M3_0: GEL Output: Parsed PLL configuration information. DMSC_Cortex_M3_0: GEL Output: Read off MCU PLL 1 (MCU Peripheral PLL) DMSC_Cortex_M3_0: GEL Output: Base address: 0x40D00000 DMSC_Cortex_M3_0: GEL Output: PLL index: 0x00000001 DMSC_Cortex_M3_0: GEL Output: PLL index register base: 0x00001000 DMSC_Cortex_M3_0: GEL Output: Register: 0x00000020 DMSC_Cortex_M3_0: GEL Output: Reference Divider is: 0 DMSC_Cortex_M3_0: GEL Output: Feedback Divider is: 0 DMSC_Cortex_M3_0: GEL Output: Fractional Multiplier is: 0 DMSC_Cortex_M3_0: GEL Output: Output Divider #1 is: 0 DMSC_Cortex_M3_0: GEL Output: Output Divider #2 is: 0 DMSC_Cortex_M3_0: GEL Output: Number of hsidvs: 0 DMSC_Cortex_M3_0: GEL Output: Parsed PLL configuration information. DMSC_Cortex_M3_0: GEL Output: Read off MCU PLL 2 (MCU CPSW PLL) DMSC_Cortex_M3_0: GEL Output: Base address: 0x40D00000 DMSC_Cortex_M3_0: GEL Output: PLL index: 0x00000002 DMSC_Cortex_M3_0: GEL Output: PLL index register base: 0x00002000 DMSC_Cortex_M3_0: GEL Output: Register: 0x00000020 DMSC_Cortex_M3_0: GEL Output: Reference Divider is: 0 DMSC_Cortex_M3_0: GEL Output: Feedback Divider is: 0 DMSC_Cortex_M3_0: GEL Output: Fractional Multiplier is: 0 DMSC_Cortex_M3_0: GEL Output: Output Divider #1 is: 0 DMSC_Cortex_M3_0: GEL Output: Output Divider #2 is: 0 DMSC_Cortex_M3_0: GEL Output: Number of hsidvs: 0 DMSC_Cortex_M3_0: GEL Output: Parsed PLL configuration information. DMSC_Cortex_M3_0: GEL Output: Reading off all PLLs configuration ...done.