TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Clock & timing

Clock & timing

Clock & timing forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Clock & timing support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search clock & timing IC content or ask technical support questions on everything from clock synchronizers and generators to clock buffers and timers. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.

Create system solutions with Clock Tree Architect.
Frequent questions
  • [FAQ] Does TI have crosses for obsolete Analog Devices HMC103x, HMC7xx, HMC8xx PLL family products and other discontinued products such as ADF5610 and HMC987 as per the Product Discontinuance Notice issued by ADI on March 22, 2022?

    Vibhu  Vanjari
    Vibhu Vanjari
    TI’s wide portfolio of RF PLLs & synthesizers features devices that are potential crosses for Analog Devices HMC103x, HMC7xx, HMC8xx PLL family products and other discontinued products such as ADF5610 and HMC987. With most of TI’s RF PLLs &…
    • over 2 years ago
    • Clock & timing
    • Clock & timing forum
  • [FAQ] TPL5010: How to disable the watchdog function of TPL5010

    Dong Shen1
    Dong Shen1
    Part Number: TPL5010 Hi all, I am a FAE of TI,now my customer has a watchdog disabled problem, so I synchronously ask you for a solution: Problem Description: the customer's MCU wants to disable the watchdog function during the recording program to prevent…
    • Answered
    • over 3 years ago
    • Clock & timing
    • Clock & timing forum
  • [FAQ] Clock Buffers: How to connect the unused pins?

    Kia Rahbar
    Kia Rahbar
    When a pin on my clock buffer is not being used, what is the correct termination?
    • Answered
    • over 4 years ago
    • Clock & timing
    • Clock & timing forum
  • [FAQ] Clock Buffers: Can my buffer handle an input while it is powered off?

    Aaron Black
    Aaron Black
    If my buffer is powered off can an input go into the device without damaging it?
    • Answered
    • over 4 years ago
    • Clock & timing
    • Clock & timing forum
  • [FAQ] RF synthesizers: How to deal with the unused output differential pin in a RF synthesizer?

    Noel Fung
    Noel Fung
    I need single-ended output, how to deal with the unused output differential pin?
    • Answered
    • over 4 years ago
    • Clock & timing
    • Clock & timing forum
  • [FAQ] RF synthesizers: Sample programming code for RF synthesizers

    Noel Fung
    Noel Fung
    Can TI provide sample code to program RF synthesizers?
    • Answered
    • over 4 years ago
    • Clock & timing
    • Clock & timing forum
  • [FAQ] RF synthesizers: What is MASH order and how to determine the suitable MASH order in RF synthesizers?

    Noel Fung
    Noel Fung
    Can you tell me what is MASH order and how to determine the suitable MASH order?
    • Answered
    • over 4 years ago
    • Clock & timing
    • Clock & timing forum
  • [FAQ] RF synthesizers: What is PFD delay and how to determine the value?

    Noel Fung
    Noel Fung
    Can you tell me what is PFD delay and how to determine the value?
    • Answered
    • over 4 years ago
    • Clock & timing
    • Clock & timing forum
  • [FAQ] RF synthesizers: Where is the Dean's book?

    Noel Fung
    Noel Fung
    I cannot find and download Dean Banerjee's PLL Performance, Simulation, and Design book. Can you tell me where I can get a copy?
    • Answered
    • over 4 years ago
    • Clock & timing
    • Clock & timing forum
  • [FAQ] RF synthesizers: If the datasheet shows all 1’s and 0’s in the register maps, do I have to program them?

    Noel Fung
    Noel Fung
    Some registers in the register maps do not have configurable register bits but they are fixed to some 1's and 0's, do we have to program these registers?
    • Answered
    • over 4 years ago
    • Clock & timing
    • Clock & timing forum
>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Suggested Answer

    LMX2820: LMX2820 lock time 0

    135 views
    6 replies
    Latest 3 days ago
    by Noel Fung
  • Answered

    LMK04828: TICS Pro 1.7.8.0_10 crashes openning a tics project 0

    49 views
    4 replies
    Latest 3 days ago
    by shervin hoiati
  • Answered

    LMK04832: Weight 0

    31 views
    1 reply
    Latest 3 days ago
    by Derek Payne
  • Answered

    LMK03318: Questions on output impedance 0

    36 views
    2 replies
    Latest 3 days ago
    by Prasoon Joshi
  • Answered

    CDCEL925: Question on output impedance 0

    49 views
    2 replies
    Latest 3 days ago
    by Prasoon Joshi
  • Not Answered

    LMKDB1108: LOS# not going low when input clock removed 0

    29 views
    1 reply
    Latest 3 days ago
    by Michael Srinivasan
  • Answered

    LMX2572: PLL is sporadically not locking in full assist mode 0

    98 views
    5 replies
    Latest 4 days ago
    by Stefan Merkle
  • Answered

    LMX2594: Vtune terminal voltage and loop filter design 0

    169 views
    9 replies
    Latest 4 days ago
    by Yuji Matsumoto
  • Suggested Answer

    TLC555: PCN# 20231130002.1 - traceability of change 0

    90 views
    2 replies
    Latest 4 days ago
    by HO SIU
  • Not Answered

    LMK04828:LMK04828 Multi-board synchronization problem 0

    322 views
    10 replies
    Latest 4 days ago
    by Michael Srinivasan
  • Suggested Answer

    LMX2615EVM-CVAL: Hyperlynx Project 0

    84 views
    4 replies
    Latest 4 days ago
    by Joseph Sanchez
  • Suggested Answer

    CDCLVD110A: Simulation model 0

    35 views
    1 reply
    Latest 4 days ago
    by vicente flores prado
  • Suggested Answer

    CDCLVD1204: Simulation model 0

    39 views
    1 reply
    Latest 4 days ago
    by vicente flores prado
  • Answered

    LMK04208: Is this configuration possible? 0

    37 views
    1 reply
    Latest 4 days ago
    by vicente flores prado
  • Not Answered

    NA555: RL connected to MCU power rail 0

    80 views
    4 replies
    Latest 5 days ago
    by Ron Michallick
  • Answered

    LMX2594: RFoutB Can be left unconnected if its unused in the design? 0

    42 views
    1 reply
    Latest 5 days ago
    by Noel Fung
  • Suggested Answer

    LMK01000: How to Terminate Unused LVPECL Clock Outputs 0

    58 views
    3 replies
    Latest 5 days ago
    by vicente flores prado
  • Not Answered

    LM555: LM 555 in monostable assembly 0

    32 views
    1 reply
    Latest 5 days ago
    by Ron Michallick
  • Answered

    LMK5B12204: LVCMOS output voltage levels 0

    81 views
    5 replies
    Latest 6 days ago
    by Jennifer Bernal
  • Not Answered

    LMKDB1102: SPI 4-wire fanout buffer 0

    41 views
    1 reply
    Latest 6 days ago
    by vicente flores prado
<>