Dear Expert,
1. My understanding is that when enabling valley switching, DCEVTFILT is synchronous output. Then, in Figure 26-52. DCxEVT1 Event Triggering, if I set DCxCTL[EVT1SRCSEL] 1 to select DCEVTFILT, I notice there is sync logic after the EVT1SRCSEL mux, will the sync logic filter out the DCEVTFILT signal from valley switching?
2. In T1SEL, DCEVTFILT is output from valley switching or from event filtering(async after blank window filtering)?
3. In T1sel, following signals are level sensitive signals, how do they work on AQ PWM? Is PWM toggling on the edge of these signals or PWM is always toggling when these signals is HIGH?
0000: DCAEVT1
0001: DCAEVT2
0010: DCBEVT1
0011: DCBEVT2
0100: TZ1
0101: TZ2
0110: TZ3