Hi,
My customer wants to confirm OSPI timing requirements for PHY SDR mode without data training.
Below is Datasheet Table 7-98, Figure 7-80 and 7-81.
Q1) These description means the "active OSPI0_CLK edge" is "falling edge", correct?
Q2) Below waveform is actual OSPI0_CLK and D0 on the customer's board.
Setup and hold should be measured at the dotted line (start of clock falling edge)?
Thanks and regards,
Koichiro Tashiro