Tool/software:
Hello Team,
I am trying to find below information for OSPI0 Flash (currently 200MHz of NOR Flash using with DDR Mode)
- In Tap DDR Mode, i cant able to find below parameters in datasheet.
- T = OSPI_RD_DATA_CAPTURE_REG[DDR_READ_DELAY_FLD]
- P = CLK cycle time
- M = OSPI_DEV_DELAY_REG[D_INIT_FLD]
- N = OSPI_DEV_DELAY_REG[D_AFTER_FLD]
- In PHY mode without data training (DDR Mode, without loopback) configuration, 6.1596ns of Delay time calculated for CLK to Data. If i consider this delay, its difficult to meet setup & hold timing requirements for 200MHz. In this case, what is the max frequency TDA4 can supports, Since our NOR Flash have 0.4ns as Setup & Hold time?
Thanks,
Mani M