Other Parts Discussed in Thread: UCC27200
Is the any simulation model for the DRV8300NRGER?
This thread has been locked.
If you have a related question, please click the "Ask a related question" button in the top right corner. The newly created question will be automatically linked to this question.
I'd like to verify that my bootstrap component selection is sufficient for my application and I would also like to see at what point the loop inductance will be an issue. For this design the FETs that the DRV8300 are driving are on separate boards (board to board connection) so I am limited to how short I can make the traces. I would like to make the traces as wide as possible to reduce inductance, but the boards are small and my space is limited so I would like to see what is the min loop inductance requirements I would need to meet.
Hi Sean,
Hmm, you could possibly use a generic 1/2-H gate driver PSPICE model as a starting point like UCC27200. It won't properly reflect the DRV8300 properties however it should allow you to make a rough simulation.
Thanks,
Matt