This thread has been locked.

If you have a related question, please click the "Ask a related question" button in the top right corner. The newly created question will be automatically linked to this question.

LMK05028: clock design tool model and frequency plan check

Part Number: LMK05028

Hi Team

I was trying to verify my frequency plan by using the clock design tool, but didn't find the configuration model of LMK05028 installed.

https://www.ti.com/tool/CLOCKDESIGNTOOL

Is there a way to use this design tool for verifying the frequency plan of LMK05028?

If not, is there any other tool I can use & could you help checking whether the frequency plan/pin-out as below looks fine?

Setting①

・IN0_P/N388.8MHzAC-Coupled LVDS(★Connect to PLL1

・IN1_P/N388.8MHzAC-Coupled LVDS(★Connect to PLL2

・XO_P(N)48MHzSingle-Ended LVCMOS XO

・OUT7_P/N155.52MHzAC-Coupled LVDS(★Generated by PLL1 or the 48MHz XO

・OUT5_P/N155.52MHzAC-Coupled CML  (★Generated by PLL1 or the 48MHz XO

・OUT2_P/N155.52MHzAC-Coupled CML  (★Generated by PLL2 or the 48MHz XO

・OUT0_P/N155.52MHzAC-Coupled LVDS(★Generated by PLL2 or the 48MHz XO

 

Setting②

・IN0_P/NIN1_P/NXO_P(N) same as the setting

・OUT7_P/N155.52MHzAC-Coupled LVDS(★Generated by PLL1 or the 48MHz XO

・OUT5_P/N155.52MHzAC-Coupled CML  (★Generated by PLL1 or the 48MHz XO

・OUT2_P/N156.25MHzAC-Coupled CML  (★Generated by PLL2 or the 48MHz XO

・OUT0_P/N156.25MHzAC-Coupled LVDS(★Generated by PLL2 or the 48MHz XO

 

Setting③

・IN0_P/NIN1_P/NXO_P(N) same as the setting

・OUT7_P/N161.13MHzAC-Coupled LVDS(★Generated by PLL1 or the 48MHz XO

・OUT5_P/N161.13MHzAC-Coupled CML  (★Generated by PLL1 or the 48MHz XO

・OUT2_P/N156.25MHzAC-Coupled CML  (★Generated by PLL2 or the 48MHz XO

・OUT0_P/N156.25MHzAC-Coupled LVDS(★Generated by PLL2 or the 48MHz XO

 

Setting④

・IN0_P/NIN1_P/NXO_P(N) same as the setting

・OUT7_P/N161.13MHzAC-Coupled LVDS(★Generated by PLL1 or the 48MHz XO

・OUT5_P/N161.13MHzAC-Coupled CML  (★Generated by PLL1 or the 48MHz XO

・OUT2_P/N644.531MHzAC-Coupled CML  (★Generated by PLL2 or the 48MHz XO

・OUT0_P/N644.531MHzAC-Coupled LVDS(★Generated by PLL2 or the 48MHz XO

 

Setting⑤

・IN0_P/N388.8MHzAC-Coupled LVDS(☆Connect to PLL2

・IN1_P/N388.8MHzAC-Coupled LVDS(☆Connect to PLL1

・XO_P(N)48MHzSingle-Ended LVCMOS XO

・OUT7_P/N155.52MHzAC-Coupled LVDS(☆Generated by PLL1 or the 48MHz XO

・OUT5_P/N155.52MHzAC-Coupled CML  (☆Generated by PLL1 or the 48MHz XO

・OUT2_P/N155.52MHzAC-Coupled CML  (☆Generated by PLL2 or the 48MHz XO

・OUT0_P/N155.52MHzAC-Coupled LVDS(☆Generated by PLL2 or the 48MHz XO