Other Parts Discussed in Thread: , LMK04832
Hi,
In my application, I have a clock of around 70MHz. This clock has significant jitter. I need to double this clock and filter the jitter as much as possible.
I am struggling, however, to configure the LMK03328 to optimally clean jitter clean.
I am prototyping on the development kit LMK03328EVM.
With TI PLLatinum Sim, i have tried to set the loop bandwidth to the minimum - the LMK03328 advertises down to to 200Hz in its datasheet - but I do not manage to get this below 1kHz.
I have set Kpd to its minimum value of 0.4mA,
I have set PLL1_CLSD WAIT[1:0] to 0x3
I have set PLL1_LOOP BW to 1
Are there any additional points of attention? Does TI PLLatinum take "PLL1_LOOP BW = 1" into account?
Thank you for your support!