This thread has been locked.

If you have a related question, please click the "Ask a related question" button in the top right corner. The newly created question will be automatically linked to this question.

DAC5675A-SP: driving the clock pins with LVDS signal

Part Number: DAC5675A-SP
Other Parts Discussed in Thread: DAC5675, DAC5675A, CDCLVP111-EP, SN65LVDT101

We are using the DAC5675 on a space project (LEO missions) and we are thinking about driving the clock_p and clock_n with LVDS signals generated from a FPGA.  Will this approach work?  I could not really find any info on driving the clock pins using LVDS signals from the data sheet.  We are using 3 of the DAC5675 per design.