This thread has been locked.
If you have a related question, please click the "Ask a related question" button in the top right corner. The newly created question will be automatically linked to this question.
Tool/software: Code Composer Studio
Dear Rahul,
Currently, we are developing products using 66AK2G12.
Debug DSP and ARM via Jtag using CCS, but there are some issues. Please let us know what you think.
The problems are as follows.
When the main program starts from DDR3 (using Jtag), we can write correct value to DDR3.
When the main program is started from other (cache or shared memory),
we can write to DDR3, but the value is not correct value.
we asked to below URL. Are there related?
e2e.ti.com/.../848220
Best regards
Hi,
we can write to DDR3, but the value is not correct value.
we asked to below URL. Are there related?
e2e.ti.com/.../848220
If you've initialized your DDR correctly the bus width shouldn't be a problem when trying to write to the DDR3.
Have you verified that you've correctly set your ddr3? You can use the following documents:
Also check your hardware connection:
Best Regards,
Yordan