TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] What is the maximum trace length ground-level translators can drive?

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ The maximum trace length that ground-level translators (as well as logic devices) can drive is 60 mm. This is a safe trace length for most devices to drive across the majority…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] Is DC ground shifting possible when both supplies are connected together?

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ To use the ground shift capability, voltage supplies need to be isolated and fall within the recommended operating conditions. Let’s use the figure above as an example…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] Can I generate a negative PWM signal from a positive PWM signal?

    Joshua Salinas
    Joshua Salinas
    Other Parts Discussed in Thread: TXG8041 FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ A negative signal can be generated from ground-level translators as long as the user’s system has a negative supply rail. To prevent…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] Ground-Level Translators

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > > Current FAQ [FAQ] What are the differences between Ground-Level Translators and Digital Isolators? [FAQ] Can I generate a negative PWM signal from a positive PWM signal? [FAQ] Is DC ground shifting possible…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] What are the differences between Ground-Level Translators and Digital Isolators?

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ Ground-Level Translators Digital Isolators GNDA to GNDB Difference 80V 3kVrms Galvanic Barrier No Yes GNDA to GNDB Leakage (VCC to GND…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] How do I size my external RC components surrounding Auto-Bi Directional Translators to fit my System Requirements?

    Jack Guan
    Jack Guan
    Part Number: TXB0108 TXB0102 LSF0102 LSF0101 TXS0104E LSF0108 LSF0002 TXB0104 TXB0106 TXB0101 TXS0108E TXS0101 TXS0102 LSF0204 Tool/software: Auto Bi-Directional translators demand additional design considerations over other translators, such as external…
    • 4 months ago
    • Logic
    • Logic forum
  • [FAQ]: My simulation in ICS is very slow - how do I fix it?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ The two biggest causes of slow simulation are: Fast oscillators and switching signals Large simulation timescales (simulations that take 1+ seconds) If the simulation is utilizing a square wave with a period that is…
    • 5 months ago
    • Logic
    • Logic forum
  • [FAQ] Are TPLDs pin-to-pin compatible with competitor devices?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ Numerous TPLD products are either pin to pin or layout compatible with competing products. Our products utilize standard, JEDEC packaging standards.
    • 5 months ago
    • Logic
    • Logic forum
  • [FAQ] Can my TPLD be changed after programming?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ Once a TPLD is permanently programmed or “burned” through OTP, the design cannot be changed. If you wish to change your design after permanently programming an OTP part, a new, previously unprogrammed part must be used.
    • 5 months ago
    • Logic
    • Logic forum
  • [FAQ] How is TPLD programmed?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ TPLD is programmed through SPI communication enabled by the programmer firmware and InterConnect Studio (ICS). Each TPLD device uses 5 pins to program the device: 4 pins for SPI communication and 1 pin (GPI) that provides a specific…
    • 5 months ago
    • Logic
    • Logic forum
>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Suggested Answer

    Level Translator Parts Suggestion 0 Locked

    286 views
    5 replies
    Latest over 5 years ago
    by Clemens Ladisch
  • Not Answered

    SN74LVCR2245A: how the buffer’s input resistance or input current affect the Vin? 0 Locked

    865 views
    7 replies
    Latest over 5 years ago
    by Clemens Ladisch
  • Suggested Answer

    TXB0304: Not able to drive PCIe Clock request ( CLKREQ#) signal 0 Locked

    5018 views
    8 replies
    Latest over 5 years ago
    by Clemens Ladisch
  • Suggested Answer

    LSF0204: Application question 0 Locked

    595 views
    1 reply
    Latest over 5 years ago
    by Emrys Maier
  • Suggested Answer

    SN74HCS08-Q1: Maximum level for positive switching threshold for 3,3V PS 0 Locked

    548 views
    1 reply
    Latest over 5 years ago
    by Albert Xu1
  • Suggested Answer

    SN74AXC8T245: Spice Model 0 Locked

    296 views
    1 reply
    Latest over 5 years ago
    by Chad Crosby
  • Suggested Answer

    SN74LVC2T45: SN74LVC2T45 negative voltage in GND and 0 voltage in VIN application 0 Locked

    1925 views
    3 replies
    Latest over 5 years ago
    by Dylan Hubbard
  • Suggested Answer

    SN74AVC1T45: 74AVC1T45 vs 74AXC1T45 0 Locked

    523 views
    3 replies
    Latest over 5 years ago
    by Dylan Hubbard
  • Suggested Answer

    SN74AVC2T245: When system be power down, does control and data pin become Hi-Z? 0 Locked

    206 views
    2 replies
    Latest over 5 years ago
    by George Liu1
  • Answered

    CD4046B: Use PLL CD4046B and frequency divider CD4040B to design a 60Hz frequency tracker 0 Locked

    7599 views
    10 replies
    Latest over 5 years ago
    by SK
  • Suggested Answer

    SN74LVC1G175: schematic 0 Locked

    711 views
    2 replies
    Latest over 5 years ago
    by Clemens Ladisch
  • Answered

    TXS0102-Q1: Please confirm output behavior for VIL range 0.15V to Vcc-0.4V 0 Locked

    443 views
    4 replies
    Latest over 5 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74LVC1G123: Output Q behavior 0 Locked

    1343 views
    7 replies
    Latest over 5 years ago
    by Chad Crosby
  • Suggested Answer

    SN74LVC1G07: The design of SN74LVC1G07 will causing latch-up? 0 Locked

    1086 views
    1 reply
    Latest over 5 years ago
    by Chad Crosby
  • Suggested Answer

    Please provide the Gates quantity for list. 0 Locked

    265 views
    1 reply
    Latest over 5 years ago
    by Dylan Hubbard
  • Suggested Answer

    SN74LVC2T45: To evaluate I would like the board layers to the Generic 5-8-LOGIC-EVM. 0 Locked

    672 views
    1 reply
    Latest over 5 years ago
    by Dylan Hubbard
  • Answered

    SN74ABT244A-EP: Thermal information 0 Locked

    366 views
    2 replies
    Latest over 5 years ago
    by Cedrick
  • Answered

    SN74LV541AT: About Thermal Pad 0 Locked

    464 views
    7 replies
    Latest over 5 years ago
    by Hide
  • Answered

    SN74LV4046A: How does PCout act when the Vcxo controlled by this IC and the Vcxo making the reference clock are the same? 0 Locked

    291 views
    4 replies
    Latest over 5 years ago
    by Taku Kato
  • Answered

    CD74AC14: CD74AC14 0 Locked

    480 views
    4 replies
    Latest over 5 years ago
    by Varunesh Kumar
<>