This thread has been locked.
If you have a related question, please click the "Ask a related question" button in the top right corner. The newly created question will be automatically linked to this question.
Hi
We already use the this ADC and read out the data continuously with an FPGA. At the moment we generate 32 Clock cycles with CS=LOW and 2 extra cycles with CS = HIGH.
I´m not sure if it is possible/allowed by the datasheet to hold the nCS permanently low and read permanently alternating the both chanels.
If yes, is it also possible the fix grounding the nCS pin?
Kind Regards
Thomas
Hello,
yes this device is capable of doing that. With CS low, the SDI can change the next channel to be sampled.
But I would not suggest tying CS low permanently. Having CS available, will allow you to fix any clocking miscounts, or mismatch between SDI and clock
It is good practice to bring CS high once conversions needed are complete
Regards
Cynthia