Hi
We already use the this ADC and read out the data continuously with an FPGA. At the moment we generate 32 Clock cycles with CS=LOW and 2 extra cycles with CS = HIGH.
I´m not sure if it is possible/allowed by the datasheet to hold the nCS permanently low and read permanently alternating the both chanels.
If yes, is it also possible the fix grounding the nCS pin?
Kind Regards
Thomas