This thread has been locked.

If you have a related question, please click the "Ask a related question" button in the top right corner. The newly created question will be automatically linked to this question.

TCA9617A Issue

Other Parts Discussed in Thread: TCA9617A

My customer use TCA9617a for 100kHz SMBUS between CPU and DDR4 DIMM.

But the CLK waveform is wrong as below:

After they try to replace this device with NXP PCA9617ADPJ, the problem was gone.

Please help to give some comments.

Thanks.

----------------------------Update 2016.10.13----------------------------------

  • Hello Jim,

    I'd be glad to look further into this. Can you provide a clearer waveform of the input and output so that I may see both sides of the I2C buffer in both cases (NXP and TI).

    The schematic looks good to me, so I'm not sure what the issue is at the moment.

    It would be helpful to include a SDAA & SDAB waveform on the same plot, so I can easily see the input and output of the buffer.
  • Hi Jonathan,
    Please see my above update.

    Thank you

  • Hello Jim,
    I have a few questions for you. I was wondering why the timing and duty cycle was so different from the NXP vs TCA waveforms? What data rate are they trying to achieve? Are they adhering to min low times outlined in I2C specs?
    -Francis Houde