This thread has been locked.

If you have a related question, please click the "Ask a related question" button in the top right corner. The newly created question will be automatically linked to this question.

How to know what is the minimum capture range of CD74HCT7046A PLL chip

where to find nonlinear phase-slip phase lock loops or frequency lock loops with specified frequency capture range, say of about 0.01 x f0 to 0.1 x f0, where f0 is the VCO center frequency?

  • Hello Daniel,
    I'm going to ask our PLL experts to respond to this - I don't think you're after a standard logic PLL.
  • Hi Daniel,
    What is your frequency range of interest?
    Regards
    Arvind Sridhar
  • Daniel,

    I am not familar with this device and I have only worked with charge pump PLLs and anybody who has is free to chime in.

    That being said, I think that your answer might be in Floyd Gardners traditional book on PLLs. It says the lock in range is equal to the loop gain. In this case, I think that this means you take the VCO gain times the phase detector gain times the loop filter gain. From the typical performance curves, it seems the VCO gain is on the order of 20MHz/V

    But maybe it's just easier to look on page 21 where it says for an RC filter:
    "A small capture range (2Fc) is obtained if t > 2*Fc ~ (1/pi)*(2*pi*FL/T1)

    Regards,
    Dean