TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] What is the maximum trace length ground-level translators can drive?

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ The maximum trace length that ground-level translators (as well as logic devices) can drive is 60 mm. This is a safe trace length for most devices to drive across the majority…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] Is DC ground shifting possible when both supplies are connected together?

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ To use the ground shift capability, voltage supplies need to be isolated and fall within the recommended operating conditions. Let’s use the figure above as an example…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] Can I generate a negative PWM signal from a positive PWM signal?

    Joshua Salinas
    Joshua Salinas
    Other Parts Discussed in Thread: TXG8041 FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ A negative signal can be generated from ground-level translators as long as the user’s system has a negative supply rail. To prevent…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] Ground-Level Translators

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > > Current FAQ [FAQ] What are the differences between Ground-Level Translators and Digital Isolators? [FAQ] Can I generate a negative PWM signal from a positive PWM signal? [FAQ] Is DC ground shifting possible…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] What are the differences between Ground-Level Translators and Digital Isolators?

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ Ground-Level Translators Digital Isolators GNDA to GNDB Difference 80V 3kVrms Galvanic Barrier No Yes GNDA to GNDB Leakage (VCC to GND…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] How do I size my external RC components surrounding Auto-Bi Directional Translators to fit my System Requirements?

    Jack Guan
    Jack Guan
    Part Number: TXB0108 TXB0102 LSF0102 LSF0101 TXS0104E LSF0108 LSF0002 TXB0104 TXB0106 TXB0101 TXS0108E TXS0101 TXS0102 LSF0204 Tool/software: Auto Bi-Directional translators demand additional design considerations over other translators, such as external…
    • 3 months ago
    • Logic
    • Logic forum
  • [FAQ]: My simulation in ICS is very slow - how do I fix it?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ The two biggest causes of slow simulation are: Fast oscillators and switching signals Large simulation timescales (simulations that take 1+ seconds) If the simulation is utilizing a square wave with a period that is…
    • 5 months ago
    • Logic
    • Logic forum
  • [FAQ] Are TPLDs pin-to-pin compatible with competitor devices?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ Numerous TPLD products are either pin to pin or layout compatible with competing products. Our products utilize standard, JEDEC packaging standards.
    • 5 months ago
    • Logic
    • Logic forum
  • [FAQ] Can my TPLD be changed after programming?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ Once a TPLD is permanently programmed or “burned” through OTP, the design cannot be changed. If you wish to change your design after permanently programming an OTP part, a new, previously unprogrammed part must be used.
    • 5 months ago
    • Logic
    • Logic forum
  • [FAQ] How is TPLD programmed?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ TPLD is programmed through SPI communication enabled by the programmer firmware and InterConnect Studio (ICS). Each TPLD device uses 5 pins to program the device: 4 pins for SPI communication and 1 pin (GPI) that provides a specific…
    • 5 months ago
    • Logic
    • Logic forum
>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Suggested Answer

    CD74HCT240: Difference between output drive between CD74HCT240M and SN74HCT240D 0 Locked

    406 views
    6 replies
    Latest over 3 years ago
    by Clemens Ladisch
  • Suggested Answer

    CD4504B-EP: Can CD4504B-EP convert 15Vin to 5Vout? 0 Locked

    452 views
    1 reply
    Latest over 3 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74ABT244A: G4 difference 0 Locked

    261 views
    1 reply
    Latest over 3 years ago
    by Owen Westfall
  • Answered

    LSF0102: LSF0102 (Vref_B= 3.3V and Vref_A= Hi-Z) 0 Locked

    594 views
    3 replies
    Latest over 3 years ago
    by Clemens Ladisch
  • Answered

    SN74AHC04: SN74AHC04PWR vs SN74AHC04PWR-M 0 Locked

    239 views
    1 reply
    Latest over 3 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74LVC1G74: Initial output stage after powerig up 0 Locked

    205 views
    1 reply
    Latest over 3 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74LVC1G07-Q1: how to achieve wire-or logic? 0 Locked

    576 views
    6 replies
    Latest over 3 years ago
    by Clemens Ladisch
  • Answered

    TXU0104: How do you adjust C_comp as required in the IBIS model? 0 Locked

    773 views
    3 replies
    Latest over 3 years ago
    by Karan Kotadia
  • Answered

    SN74HC4020: About REACH 0 Locked

    261 views
    1 reply
    Latest over 3 years ago
    by Owen Westfall
  • Suggested Answer

    SN74HC244: Absolute max rating for input and output, IoL and IoH 0 Locked

    483 views
    1 reply
    Latest over 3 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74LVC244A: Δt/Δv Input transition rise or fall rate 0 Locked

    403 views
    1 reply
    Latest over 3 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74BCT8244A: Is this the latest and greatest to recommend for IEEE 1149.1 JTAG buffering? 0 Locked

    396 views
    2 replies
    Latest over 3 years ago
    by Emrys Maier
  • Answered

    TXS0101: Don't you have PSPICE model instead of HSPICE 0 Locked

    220 views
    1 reply
    Latest over 3 years ago
    by Michael Ikwuyum
  • Suggested Answer

    SN74LVC1G126IDCKREP: Difference between SN74LVC1G126DCKR 0 Locked

    189 views
    2 replies
    Latest over 3 years ago
    by Sebastian Muriel
  • Answered

    CY74FCT162646T: Equivalence between CY74FCT162646CTPVC and 74FCT162646CTPVC 0 Locked

    300 views
    2 replies
    Latest over 3 years ago
    by franziskus
  • Answered

    SN74AVC16245: unused input and output pin 0 Locked

    360 views
    3 replies
    Latest over 3 years ago
    by Clemens Ladisch
  • Suggested Answer

    TXB0104: Open-drain / Push-pull application 0 Locked

    437 views
    1 reply
    Latest over 3 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74AUP2G07: Stencil design for 0.35mm Pitch SON 0 Locked

    598 views
    4 replies
    Latest over 3 years ago
    by Sebastian Muriel
  • Discussion

    SN74LVC1T45: power sequence requirement of SN74LVC1T45QDCKRQ1 Locked

    215 views
    1 reply
    Latest over 3 years ago
    by Michael Ikwuyum
  • Suggested Answer

    Support with TPS92664-Q1 0 Locked

    567 views
    1 reply
    Latest over 3 years ago
    by Caroline Fuschino
<>