TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] How do I terminate any unused channels of a logic device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ CMOS Inputs All CMOS inputs must be terminated at either Vcc or Ground. The inputs of a CMOS device are high-impedance. These terminations can be through a resistor (for example…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] Are there voltage level translation / level shifter device recommendations for the industry standard interfaces like GPIO, SPI, UART, I2C, MDIO, RGMII, I2S etc?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Here are the voltage level translation device recommendations for various industry standard interfaces: Interface Recommended Device 3.6V Maximum 5.5V Maximum…
    • Answered
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the default output of a latched device? (Flip-Flop, latch, register)

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ Flip-flops, latches, and registers do not have a default state on power up. The output is in an 'unknown' state until data is clocked through. Because of this, SPICE simulation models…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How does a slow or floating input affect a CMOS device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ There are two primary issues associated with slow and floating inputs. Not sure what a 'floating input' is? Please see our FAQ: What is a floating input or floating node? (1) Shoot…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] If the OE pin is asserted to maintain Hi-Z at the IO, will it disconnect the internal pull-up resistors in TXS devices?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Yes, the internal pull-up resistors are disconnected once OE is asserted(to enable High impedance on the IO ports) Additionally, if the device supports Vcc isolation feature …
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] Can the input voltage (Vi) to my logic device be higher than the supply voltage (Vcc)?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ This question is really about the input structure of a logic device. There are primarily two types of CMOS input structures - one with a positive clamping diode, and one without…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] Where do I connect the thermal pad of the logic QFN devices?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Power and Thermals >> Current FAQ Some datasheets do not specify what should be done with the thermal pad, such as in the image below: The thermal pad is recommended to be soldered to the PCB and electrically…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the maximum capacitive load that a logic device can drive?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74LVC2G34 FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ There are a few issues with trying to determine a maximum capacitive load for a standard CMOS logic device. First is propagation delay…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] Why does a logic device's part number have an E4/G4 suffix?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Quality and Manufacturing >> Current FAQ In short, there will be no difference between a device labelled SN74xxG4 and SN74xx. Historically, G4 and E4 suffixes meant that the devices were rated to be "Green" or…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the difference between TXS TXB and LSF devices?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ
    • over 7 years ago
    • Logic
    • Logic forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Answered

    CD4046B: Use PLL CD4046B and frequency divider CD4040B to design a 60Hz frequency tracker 0 Locked

    7462 views
    10 replies
    Latest over 5 years ago
    by SK
  • Suggested Answer

    SN74LVC1G175: schematic 0 Locked

    702 views
    2 replies
    Latest over 5 years ago
    by Clemens Ladisch
  • Answered

    TXS0102-Q1: Please confirm output behavior for VIL range 0.15V to Vcc-0.4V 0 Locked

    437 views
    4 replies
    Latest over 5 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74LVC1G123: Output Q behavior 0 Locked

    1318 views
    7 replies
    Latest over 5 years ago
    by Chad Crosby
  • Suggested Answer

    SN74LVC1G07: The design of SN74LVC1G07 will causing latch-up? 0 Locked

    1078 views
    1 reply
    Latest over 5 years ago
    by Chad Crosby
  • Suggested Answer

    Please provide the Gates quantity for list. 0 Locked

    255 views
    1 reply
    Latest over 5 years ago
    by Dylan Hubbard
  • Suggested Answer

    SN74LVC2T45: To evaluate I would like the board layers to the Generic 5-8-LOGIC-EVM. 0 Locked

    663 views
    1 reply
    Latest over 5 years ago
    by Dylan Hubbard
  • Answered

    SN74ABT244A-EP: Thermal information 0 Locked

    354 views
    2 replies
    Latest over 5 years ago
    by Cedrick
  • Answered

    SN74LV541AT: About Thermal Pad 0 Locked

    460 views
    7 replies
    Latest over 5 years ago
    by Hide
  • Answered

    SN74LV4046A: How does PCout act when the Vcxo controlled by this IC and the Vcxo making the reference clock are the same? 0 Locked

    289 views
    4 replies
    Latest over 5 years ago
    by Taku Kato
  • Answered

    CD74AC14: CD74AC14 0 Locked

    467 views
    4 replies
    Latest over 5 years ago
    by Varunesh Kumar
  • Answered

    SN74AXC4T245: Not using Channel 1 0 Locked

    233 views
    1 reply
    Latest over 5 years ago
    by Clemens Ladisch
  • Answered

    SN74ALVCH32973: Drop in Alternative 0 Locked

    540 views
    1 reply
    Latest over 5 years ago
    by Chad Crosby
  • Answered

    Leadframe material - by package or family? 0 Locked

    1293 views
    3 replies
    Latest over 5 years ago
    by LeonardEllis
  • Suggested Answer

    SN74HCS72-Q1: Request for TINA-TI model 0 Locked

    872 views
    4 replies
    Latest over 5 years ago
    by Chad Crosby
  • Not Answered

    fixing simulation 0 Locked

    188 views
    2 replies
    Latest over 5 years ago
    by Chad Crosby
  • Suggested Answer

    SN74LVC1T45: Power up glitch on output 0 Locked

    384 views
    4 replies
    Latest over 5 years ago
    by Dylan Hubbard
  • Answered

    LSF0108: clarify pull-up requirement for low (A) side in DOWN translation 0 Locked

    319 views
    4 replies
    Latest over 5 years ago
    by Clemens Ladisch
  • Answered

    CD40109B: CD40109B 0 Locked

    417 views
    3 replies
    Latest over 5 years ago
    by Clemens Ladisch
  • Answered

    TIBPAL16R6-12M: TIBPAL16R6-12M 0 Locked

    251 views
    5 replies
    Latest over 5 years ago
    by Chris Flippen
<>