TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] Why does my device not switch at VIH or VIL?

    Karan Kotadia
    Karan Kotadia
    Other Parts Discussed in Thread: SN74LVC1G08 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ What is V IH and V IL ? JEDEC - V IH min is the least positive (most negative) value of high-level input voltage for which operation…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I size pull-up or pull-down resistors?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74AUP1G34 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ Pull-up and pull-down resistors are required in many logic systems to provide a valid logic state when a wire connected to a CMOS input…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the maximum data rate (or operating frequency) for a logic gate or buffer?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74LVC1G34 , SN74LVC1G79 FAQ: Logic and Voltage Translation > Timing Parameters >> Current FAQ ** NOTE ** This FAQ is in reference to push-pull output devices. Open-drain outputs will inherently have slower operating…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the output voltage (VOH or VOL) when the output current is X or the supply voltage is Y?

    Karan Kotadia
    Karan Kotadia
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ There are circumstances where you might want to know a VOH or VOL Value that is not given. I will describe two cases: If you want VOH for a supply voltage that is not given (for…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do the LSF translators work?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: LSF0101 , LSF0002 , LSF0102 , LSF0204 , LSF0204D , LSF0108 , LSF0102-Q1 , LSF0204-Q1 , LSF0108-Q1 FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ The LSF family of translators generates more questions…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I terminate any unused channels of a logic device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ CMOS Inputs All CMOS inputs must be terminated at either Vcc or Ground. The inputs of a CMOS device are high-impedance. These terminations can be through a resistor (for example…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] Are there voltage level translation / level shifter device recommendations for the industry standard interfaces like GPIO, SPI, UART, I2C, MDIO, RGMII, I2S etc?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Here are the voltage level translation device recommendations for various industry standard interfaces: Interface Recommended Device 3.6V Maximum 5.5V Maximum…
    • Answered
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the default output of a latched device? (Flip-Flop, latch, register)

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ Flip-flops, latches, and registers do not have a default state on power up. The output is in an 'unknown' state until data is clocked through. Because of this, SPICE simulation models…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] How does a slow or floating input affect a CMOS device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ There are two primary issues associated with slow and floating inputs. Not sure what a 'floating input' is? Please see our FAQ: What is a floating input or floating node? (1) Shoot…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] If the OE pin is asserted to maintain Hi-Z at the IO, will it disconnect the internal pull-up resistors in TXS devices?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Yes, the internal pull-up resistors are disconnected once OE is asserted(to enable High impedance on the IO ports) Additionally, if the device supports Vcc isolation feature …
    • over 7 years ago
    • Logic
    • Logic forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Answered

    SN74LVC1G07: leakage current at output in tri state 0 Locked

    1556 views
    9 replies
    Latest over 4 years ago
    by Chad Crosby
  • Not Answered

    SN74LVCH16T245: EMI issue 0 Locked

    298 views
    2 replies
    Latest over 4 years ago
    by Chad Crosby
  • Suggested Answer

    CD40109B-Q1: unused pin 0 Locked

    399 views
    1 reply
    Latest over 4 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74AVC2T245: abs max of OE-pin 0 Locked

    302 views
    1 reply
    Latest over 4 years ago
    by Clemens Ladisch
  • Answered

    SN74LVC126A: Output spec 0 Locked

    606 views
    2 replies
    Latest over 4 years ago
    by G.Matsushita
  • Answered

    TXB0108: Output current 0 Locked

    1027 views
    3 replies
    Latest over 4 years ago
    by Jeff YANG
  • Answered

    SN74LVC1G17: SN74LVC1G17DCK Output Electrical specification 0 Locked

    600 views
    5 replies
    Latest over 4 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74LVC125A: Need SPI and PCM bus buffer 0 Locked

    989 views
    3 replies
    Latest over 4 years ago
    by Clemens Ladisch
  • Answered

    SN54LS38: JM38510/30203BCA, M38510/30203BCA and SN54LS38J difference 0 Locked

    754 views
    3 replies
    Latest over 4 years ago
    by Clemens Ladisch
  • Answered

    TXS0102: TXS0102 OE pin level 0 Locked

    464 views
    1 reply
    Latest over 4 years ago
    by Dylan Hubbard
  • Answered

    SN74AS245: Do you have a equivalent schematic of SN74AS245 input and output? 0 Locked

    378 views
    2 replies
    Latest over 4 years ago
    by Kazuya Nakai59
  • Answered

    SN74AXC8T245: SD Card application 0 Locked

    249 views
    1 reply
    Latest over 4 years ago
    by Dylan Hubbard
  • Answered

    SN74HCS4075: 型号SN74HCS4075QDRQ1丝印帮忙确认 0 Locked

    964 views
    4 replies
    Latest over 4 years ago
    by Jim Davenport
  • Not Answered

    SN74AHCT1G04: SN74AHCT1G04 0 Locked

    390 views
    3 replies
    Latest over 4 years ago
    by betul yildiz
  • Not Answered

    SN74LVC1G07: SN74LVC1G07DBV3 0 Locked

    295 views
    2 replies
    Latest over 4 years ago
    by Chad Crosby
  • Suggested Answer

    SN74AHC595: Default condition of pin 1, 2, 3, 9, 15 0 Locked

    333 views
    2 replies
    Latest over 4 years ago
    by Chad Crosby
  • Suggested Answer

    SN74LV165A: Default condition of pin 7 0 Locked

    246 views
    1 reply
    Latest over 4 years ago
    by Clemens Ladisch
  • Answered

    LSF0102-Q1: Pull-up Resistor Values 0 Locked

    596 views
    1 reply
    Latest over 4 years ago
    by Clemens Ladisch
  • Answered

    SN74LVC125A: can we use sn74lvc125a buffer for PCIE Gen 5 PERST signal? 0 Locked

    2032 views
    6 replies
    Latest over 4 years ago
    by Clemens Ladisch
  • Suggested Answer

    TXB0302: Can the two channels support I2C 400K conversion at the same time? 0 Locked

    363 views
    1 reply
    Latest over 4 years ago
    by Clemens Ladisch
<>