TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] What is the maximum trace length ground-level translators can drive?

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ The maximum trace length that ground-level translators (as well as logic devices) can drive is 60 mm. This is a safe trace length for most devices to drive across the majority…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] Is DC ground shifting possible when both supplies are connected together?

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ To use the ground shift capability, voltage supplies need to be isolated and fall within the recommended operating conditions. Let’s use the figure above as an example…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] Can I generate a negative PWM signal from a positive PWM signal?

    Joshua Salinas
    Joshua Salinas
    Other Parts Discussed in Thread: TXG8041 FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ A negative signal can be generated from ground-level translators as long as the user’s system has a negative supply rail. To prevent…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] Ground-Level Translators

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > > Current FAQ [FAQ] What are the differences between Ground-Level Translators and Digital Isolators? [FAQ] Can I generate a negative PWM signal from a positive PWM signal? [FAQ] Is DC ground shifting possible…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] What are the differences between Ground-Level Translators and Digital Isolators?

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ Ground-Level Translators Digital Isolators GNDA to GNDB Difference 80V 3kVrms Galvanic Barrier No Yes GNDA to GNDB Leakage (VCC to GND…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] How do I size my external RC components surrounding Auto-Bi Directional Translators to fit my System Requirements?

    Jack Guan
    Jack Guan
    Part Number: TXB0108 TXB0102 LSF0102 LSF0101 TXS0104E LSF0108 LSF0002 TXB0104 TXB0106 TXB0101 TXS0108E TXS0101 TXS0102 LSF0204 Tool/software: Auto Bi-Directional translators demand additional design considerations over other translators, such as external…
    • 4 months ago
    • Logic
    • Logic forum
  • [FAQ]: My simulation in ICS is very slow - how do I fix it?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ The two biggest causes of slow simulation are: Fast oscillators and switching signals Large simulation timescales (simulations that take 1+ seconds) If the simulation is utilizing a square wave with a period that is…
    • 5 months ago
    • Logic
    • Logic forum
  • [FAQ] Are TPLDs pin-to-pin compatible with competitor devices?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ Numerous TPLD products are either pin to pin or layout compatible with competing products. Our products utilize standard, JEDEC packaging standards.
    • 5 months ago
    • Logic
    • Logic forum
  • [FAQ] Can my TPLD be changed after programming?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ Once a TPLD is permanently programmed or “burned” through OTP, the design cannot be changed. If you wish to change your design after permanently programming an OTP part, a new, previously unprogrammed part must be used.
    • 5 months ago
    • Logic
    • Logic forum
  • [FAQ] How is TPLD programmed?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ TPLD is programmed through SPI communication enabled by the programmer firmware and InterConnect Studio (ICS). Each TPLD device uses 5 pins to program the device: 4 pins for SPI communication and 1 pin (GPI) that provides a specific…
    • 5 months ago
    • Logic
    • Logic forum
>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Suggested Answer

    TXS0104E: Signal Integrity 0 Locked

    1076 views
    7 replies
    Latest over 7 years ago
    by ShreyasRao
  • Suggested Answer

    SN74LVC1G126: SN74LVC1G126DBV 0 Locked

    486 views
    3 replies
    Latest over 7 years ago
    by Emrys Maier
  • Answered

    TXS0104E: Vbias voltage 0 Locked

    446 views
    2 replies
    Latest over 7 years ago
    by ShreyasRao
  • Answered

    LSF0108-Q1: Difference between LSF / TXS / TXB series translators 0 Locked

    1921 views
    3 replies
    Latest over 7 years ago
    by ShreyasRao
  • Answered

    LSF0204: Do we have level shift from 0.8V to 1.2V ? 0 Locked

    474 views
    2 replies
    Latest over 7 years ago
    by Emrys Maier
  • Suggested Answer

    TXB0302: Usage this part in DMIC function has noise occurred. 0 Locked

    2265 views
    5 replies
    Latest over 7 years ago
    by ShreyasRao
  • Answered

    SPI Buffers 0 Locked

    533 views
    1 reply
    Latest over 7 years ago
    by Emrys Maier
  • Answered

    SN74LV123A: Input current(II) and the reference voltage 0 Locked

    454 views
    2 replies
    Latest over 7 years ago
    by user4109590
  • Answered

    SN74LVC2G04: Thermal Metrics 0 Locked

    417 views
    1 reply
    Latest over 7 years ago
    by Dylan Hubbard
  • Suggested Answer

    SN74LVC1G125: how to calculate the maximum allowable clock input 0 Locked

    475 views
    1 reply
    Latest over 7 years ago
    by Karan Kotadia
  • Suggested Answer

    FPGA selection 0 Locked

    443 views
    2 replies
    Latest over 7 years ago
    by Ramesh Ramamoorthy
  • Suggested Answer

    SN74AVC4T245: Partial Power down & Output Enable vs Consumption 0 Locked

    592 views
    2 replies
    Latest over 7 years ago
    by ShreyasRao
  • Suggested Answer

    SN74AVCA164245: Capable of driving LVCMOS termination? 0 Locked

    478 views
    2 replies
    Latest over 7 years ago
    by ShreyasRao
  • Suggested Answer

    SN74LVT125: Hi-Z mode doesn't work 0 Locked

    583 views
    5 replies
    Latest over 7 years ago
    by Emrys Maier
  • Not Answered

    TXS0102: TXS0102 0 Locked

    1400 views
    10 replies
    Latest over 7 years ago
    by Wade Vonbergen
  • Answered

    SN74LVTH245A: Undershoot ratings for short time periods 0 Locked

    626 views
    2 replies
    Latest over 7 years ago
    by Chad Lee
  • Answered

    SN74LVC157A: SN74LVC157A Signal Rate 0 Locked

    719 views
    3 replies
    Latest over 7 years ago
    by Dylan Hubbard
  • Suggested Answer

    SN74LVC1T45: Alternative for the sn74lvc1t45 with inverting output 0 Locked

    723 views
    1 reply
    Latest over 7 years ago
    by Dylan Hubbard
  • Suggested Answer

    SN74AVCH8T245: voltage level translation between 1.2V to 1.8V 0 Locked

    569 views
    1 reply
    Latest over 7 years ago
    by ShreyasRao
  • Answered

    SN74AUP2G07: SN74AUP2G07 UART 0 Locked

    853 views
    1 reply
    Latest over 7 years ago
    by Dylan Hubbard
<>