TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Processors

Processors

Processors forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Processors support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search processors content or ask technical support questions on Sitara™ processors, digital signal processors (DSP) and automotive processors. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] PROCESSOR-SDK-TDAX: How to change input display pipeline in the DSS M2M WB node?

    Brijesh Jadav
    Brijesh Jadav
    Part Number: PROCESSOR-SDK-TDAX The patches shared on below link adds support for DSS memory to memory path in the vision apps and TIOVX. These patches are also integrated SDK8.6. By default, this patch uses VIDL2 pipeline as input pipeline and WB pipeline…
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] TDA4VM: Process OpenVX Graph while simultaneously configuring a camera

    Nikhil Dasan
    Nikhil Dasan
    Part Number: TDA4VM How to configure a camera without affecting the OpenVX graph, while the single cam application graph is running
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 and AM2434, AM2432, AM2431 (ALV, ALX) Custom board hardware design – Queries regarding Crystal selection and clock specifications

    Lavanya M R
    Lavanya M R
    Part Number: AM6442 AM2432 AM6411 AM2431 AM6422 AM6412 AM6421 AM2434 AM6441 Other Parts Discussed in Thread: TMDS64EVM , , AM3352 , AM62A3-Q1 , AM62L , OMAP-L138 Hi TI Experts, I have the below queries regarding the crystal selection. Recommended…
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 and AM2434, AM2432, AM2431 (ALV, ALX) Custom board hardware design – I2C interface

    Lavanya M R
    Lavanya M R
    Part Number: AM6442 Other Parts Discussed in Thread: AM62A7 , AM6412 , AM6422 , , AM2434 , SK-AM64B Hi TI Experts, I have the below queries regarding the I2C interface: Need information on the number of I2C interfaces available Termination of…
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] AM623: Does AM62x support two 4GB DDR?

    Gibbs Shih
    Gibbs Shih
    Part Number: AM623 Hi, TI Partner Follow data sheet. it describe as below. DDR Subsystem (DDRSS) – Supports LPDDR4, DDR4 memory types – 16-Bit data bus with inline ECC – Supports speeds up to 1600 MT/s – Max addressable range • 8GBytes with DDR4…
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] PROCESSOR-SDK-J721E: How to enable blending operation and two input video pipelines in DSS memory to memory path?

    Brijesh Jadav
    Brijesh Jadav
    Part Number: PROCESSOR-SDK-J721E DSS WB path can take input from the overlay manager output and overlay manager in the DSS can take input from two video pipelines and can blend the images and can send it out. In the current PSDKRA6.0, SDK supports only…
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] AM623: SPI DATA MISO/MOSI usage for D0 / D1

    Martin Stelter
    Martin Stelter
    Part Number: AM623 SPI data pins are named as D0 and D1. Where can i find information about the usage regarding in/output or which one is MISO / MOSI?
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] TDA4VL: RGMII not working on MAIN_CPSW2G in SDK 8.5 and SDK 8.6

    Tanmay Patil
    Tanmay Patil
    Part Number: TDA4VL I want to use RGMII on MAIN_CPSW2G of TDA4VL. The link is up, but I am not able to establish a communication. I can see that Rx is working but Tx is not working.
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] RPMsg: How to add multiple endpoints to a remote core running RTOS?

    Nick Saulnier
    Nick Saulnier
    I am using RPMsg to communicate from Linux with a remote core running RTOS (e.g., R5F or M4F). I want to define multiple RPMsg endpoints in my remote core software. How do I do that? . This FAQ applies to AM62x, AM62A, AM64x, AM65x, and probably other…
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] TMS320C6678: DDR3 Read write test code (or) How to do DDR3 test on C6678 EVM or K2H EVM board ?

    Shankari G
    Shankari G
    Part Number: TMS320C6678 Other Parts Discussed in Thread: SYSBIOS Hi Please provide "DDR3 Read write test code" (or) How to do DDR3 test on C6678 EVM or K2H EVM board ?
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Threads 197832 Discussions
  • Not Answered

    MSGQ_alloc on OMAP3530 EVM 0 Locked

    295 views
    2 replies
    Latest over 14 years ago
    by KTM
  • Not Answered

    Queries related to SDMA 0 Locked

    440 views
    2 replies
    Latest over 14 years ago
    by PaulM
  • Not Answered

    UNDEFINED SYMBOL 0 Locked

    424 views
    5 replies
    Latest over 14 years ago
    by doosan baek
  • Not Answered

    OMAP L138 USB interrupt status register 0 Locked

    522 views
    4 replies
    Latest over 14 years ago
    by Kiung Chung Wong
  • Answered

    DM648 BT656 Capture using VPORTCAP_HRST_START_HBLK 0 Locked

    407 views
    6 replies
    Latest over 14 years ago
    by Guillermo Fernandez
  • Not Answered

    How do you know OMAP-L138 DSP works ? 0 Locked

    192 views
    1 reply
    Latest over 14 years ago
    by RandyP
  • Not Answered

    Booting AM1808 EVM from USB storage device 0 Locked

    265 views
    4 replies
    Latest over 14 years ago
    by Thomas Lo
  • Not Answered

    I have a question and want a UART code. 0 Locked

    239 views
    2 replies
    Latest over 14 years ago
    by Daekyu Park
  • Not Answered

    Problem in Registering RAW Client with Block Media Driver 0 Locked

    461 views
    5 replies
    Latest over 14 years ago
    by chandrashekhar mishra
  • Not Answered

    DM365 DVSDK 4.0 Nand OOB Layout question 0 Locked

    943 views
    4 replies
    Latest over 14 years ago
    by Hyunho Youn
  • Not Answered

    Customized AVS 0 Locked

    111 views
    0 replies
    Started over 14 years ago
    by Günter
  • Not Answered

    Windows development for C6A816x 0 Locked

    222 views
    2 replies
    Latest over 14 years ago
    by MarcPyne
  • Not Answered

    DM6467 boot problem 0 Locked

    181 views
    1 reply
    Latest over 14 years ago
    by Sudhakar Rajashekhara
  • Answered

    Interfaces available to the DSP 0 Locked

    185 views
    1 reply
    Latest over 14 years ago
    by Bernie Thompson TI
  • Not Answered

    Code documentation conflict. 0 Locked

    137 views
    0 replies
    Started over 14 years ago
    by John Anderson
  • Discussion

    ATCA or AMC card with DM6467? Locked

    205 views
    1 reply
    Latest over 14 years ago
    by Paul.Yin
  • Answered

    [OMAPL138] DDR Physical layout 0 Locked

    765 views
    8 replies
    Latest over 14 years ago
    by Charles Gervasi
  • Not Answered

    Question about HPI bootloading of C5510 0 Locked

    1244 views
    17 replies
    Latest over 14 years ago
    by Hyun Kim
  • Answered

    DM365: arbitrary DDR PHY AND CPU Core frequency 0 Locked

    622 views
    6 replies
    Latest over 14 years ago
    by Tai Nguyen
  • Not Answered

    C intrinsics for scalar operation on Cortex-A8 0 Locked

    269 views
    2 replies
    Latest over 14 years ago
    by Jeff L
<>