This thread has been locked.

If you have a related question, please click the "Ask a related question" button in the top right corner. The newly created question will be automatically linked to this question.

SN65LVCP114: DDR to SDR

Part Number: SN65LVCP114

Hi Team, 

my customer develops a  Test Board:

The Test Board using FMC+ Connector with total amount of the 116 Single ended IOs
But our design comprise 184 pins.

Most of a pins are used for synchronous buses and can be multiplexed, one part can be transmitted on rising edge and second on the falling edge.

By doing so we can reduce the number of physical pins on board by two 184/2= 92 and solve our connector limitation.

We are currently looking for chip that can convert DDR data bus to two single clock edge busses and vice versa

Do you have an idea how to solve it?

Thanks

Jan

  • Hi Jan,

    I do not believe we have a device that will decipher the data being transmit and split the data into two separate data streams. Customer could consider a SERDES solution to help reduce the original pin count however this type of solution will consolidate the data onto one differential pair without separating the two buses.