TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] Why does my device not switch at VIH or VIL?

    Karan Kotadia
    Karan Kotadia
    Other Parts Discussed in Thread: SN74LVC1G08 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ What is V IH and V IL ? JEDEC - V IH min is the least positive (most negative) value of high-level input voltage for which operation…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I size pull-up or pull-down resistors?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74AUP1G34 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ Pull-up and pull-down resistors are required in many logic systems to provide a valid logic state when a wire connected to a CMOS input…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the maximum data rate (or operating frequency) for a logic gate or buffer?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74LVC1G34 , SN74LVC1G79 FAQ: Logic and Voltage Translation > Timing Parameters >> Current FAQ ** NOTE ** This FAQ is in reference to push-pull output devices. Open-drain outputs will inherently have slower operating…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the output voltage (VOH or VOL) when the output current is X or the supply voltage is Y?

    Karan Kotadia
    Karan Kotadia
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ There are circumstances where you might want to know a VOH or VOL Value that is not given. I will describe two cases: If you want VOH for a supply voltage that is not given (for…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do the LSF translators work?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: LSF0101 , LSF0002 , LSF0102 , LSF0204 , LSF0204D , LSF0108 , LSF0102-Q1 , LSF0204-Q1 , LSF0108-Q1 FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ The LSF family of translators generates more questions…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I terminate any unused channels of a logic device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ CMOS Inputs All CMOS inputs must be terminated at either Vcc or Ground. The inputs of a CMOS device are high-impedance. These terminations can be through a resistor (for example…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] Are there voltage level translation / level shifter device recommendations for the industry standard interfaces like GPIO, SPI, UART, I2C, MDIO, RGMII, I2S etc?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Here are the voltage level translation device recommendations for various industry standard interfaces: Interface Recommended Device 3.6V Maximum 5.5V Maximum…
    • Answered
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the default output of a latched device? (Flip-Flop, latch, register)

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ Flip-flops, latches, and registers do not have a default state on power up. The output is in an 'unknown' state until data is clocked through. Because of this, SPICE simulation models…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How does a slow or floating input affect a CMOS device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ There are two primary issues associated with slow and floating inputs. Not sure what a 'floating input' is? Please see our FAQ: What is a floating input or floating node? (1) Shoot…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] If the OE pin is asserted to maintain Hi-Z at the IO, will it disconnect the internal pull-up resistors in TXS devices?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Yes, the internal pull-up resistors are disconnected once OE is asserted(to enable High impedance on the IO ports) Additionally, if the device supports Vcc isolation feature …
    • over 6 years ago
    • Logic
    • Logic forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Answered

    SN74LV74A: Continuous output current in case of short time rating(10ms~50ms) 0 Locked

    472 views
    1 reply
    Latest over 7 years ago
    by Emrys Maier
  • Answered

    SN74LVC125A: Power Supply Sequencing and the Output Pins 0 Locked

    483 views
    1 reply
    Latest over 7 years ago
    by Emrys Maier
  • Suggested Answer

    TXB0106: TXB0106 0 Locked

    674 views
    3 replies
    Latest over 7 years ago
    by ShreyasRao
  • Answered

    LSF0102: LSF0102 and TXS0102 major difference? 0 Locked

    1000 views
    3 replies
    Latest over 7 years ago
    by ShreyasRao
  • Suggested Answer

    Hardware break points understanding 0 Locked

    395 views
    2 replies
    Latest over 7 years ago
    by LeonardEllis
  • Suggested Answer

    SN74LVC125A: channel isolation 0 Locked

    1403 views
    9 replies
    Latest over 7 years ago
    by Emrys Maier
  • Answered

    TXB0101: TXB0101 Pull up Resistor 0 Locked

    1010 views
    6 replies
    Latest over 7 years ago
    by ShreyasRao
  • Suggested Answer

    LM567C: LM567 - frequency stability 0 Locked

    3572 views
    16 replies
    Latest over 7 years ago
    by Simon Damphousse
  • Suggested Answer

    TXB0104: Power down of one side of the translator 0 Locked

    705 views
    4 replies
    Latest over 7 years ago
    by ShreyasRao
  • Suggested Answer

    TXS0202: Compatibility with regular USB / alternatives 0 Locked

    1169 views
    6 replies
    Latest over 7 years ago
    by ShreyasRao
  • Answered

    TXS0108E: PCB trace capacitive loading 0 Locked

    703 views
    3 replies
    Latest over 7 years ago
    by ShreyasRao
  • Suggested Answer

    SN74HCT273: SN74HCT273 0 Locked

    672 views
    3 replies
    Latest over 7 years ago
    by Emrys Maier
  • Answered

    SN74LVC1G126: SN74LVC1G126 / Output state at less than 1.65V 0 Locked

    585 views
    3 replies
    Latest over 7 years ago
    by Emrys Maier
  • Suggested Answer

    SN74HC04: propagation delay 0 Locked

    852 views
    1 reply
    Latest over 7 years ago
    by Emrys Maier
  • Answered

    TXB0104: SPI level shifting (1.8V->3.3V) issue with long PCB trace (100cm) 0 Locked

    5572 views
    5 replies
    Latest over 7 years ago
    by ShreyasRao
  • Suggested Answer

    SN74LVT244B: Rise time 0 Locked

    465 views
    1 reply
    Latest over 7 years ago
    by Emrys Maier
  • Answered

    SN74HC02: G4 designation 0 Locked

    1601 views
    1 reply
    Latest over 7 years ago
    by Emrys Maier
  • Suggested Answer

    SN74LVC1T45: Do we have p2p device with SN74LVC1T45 can support 148.5Mhz LVCMOS level shift from 3.3v to 1.8v? 0 Locked

    568 views
    1 reply
    Latest over 7 years ago
    by ShreyasRao
  • Answered

    SN74AUC126: internal pull up or pull down at the output? 0 Locked

    471 views
    2 replies
    Latest over 7 years ago
    by Farshad Farahbakhshian
  • Suggested Answer

    SN74LVC16T245: DIR Change while OE is active 0 Locked

    664 views
    3 replies
    Latest over 7 years ago
    by ShreyasRao
<>