TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] Why does my device not switch at VIH or VIL?

    Karan Kotadia
    Karan Kotadia
    Other Parts Discussed in Thread: SN74LVC1G08 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ What is V IH and V IL ? JEDEC - V IH min is the least positive (most negative) value of high-level input voltage for which operation…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I size pull-up or pull-down resistors?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74AUP1G34 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ Pull-up and pull-down resistors are required in many logic systems to provide a valid logic state when a wire connected to a CMOS input…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the maximum data rate (or operating frequency) for a logic gate or buffer?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74LVC1G34 , SN74LVC1G79 FAQ: Logic and Voltage Translation > Timing Parameters >> Current FAQ ** NOTE ** This FAQ is in reference to push-pull output devices. Open-drain outputs will inherently have slower operating…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the output voltage (VOH or VOL) when the output current is X or the supply voltage is Y?

    Karan Kotadia
    Karan Kotadia
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ There are circumstances where you might want to know a VOH or VOL Value that is not given. I will describe two cases: If you want VOH for a supply voltage that is not given (for…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] How do the LSF translators work?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: LSF0101 , LSF0002 , LSF0102 , LSF0204 , LSF0204D , LSF0108 , LSF0102-Q1 , LSF0204-Q1 , LSF0108-Q1 FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ The LSF family of translators generates more questions…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I terminate any unused channels of a logic device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ CMOS Inputs All CMOS inputs must be terminated at either Vcc or Ground. The inputs of a CMOS device are high-impedance. These terminations can be through a resistor (for example…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] Are there voltage level translation / level shifter device recommendations for the industry standard interfaces like GPIO, SPI, UART, I2C, MDIO, RGMII, I2S etc?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Here are the voltage level translation device recommendations for various industry standard interfaces: Interface Recommended Device 3.6V Maximum 5.5V Maximum…
    • Answered
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the default output of a latched device? (Flip-Flop, latch, register)

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ Flip-flops, latches, and registers do not have a default state on power up. The output is in an 'unknown' state until data is clocked through. Because of this, SPICE simulation models…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] How does a slow or floating input affect a CMOS device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ There are two primary issues associated with slow and floating inputs. Not sure what a 'floating input' is? Please see our FAQ: What is a floating input or floating node? (1) Shoot…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] If the OE pin is asserted to maintain Hi-Z at the IO, will it disconnect the internal pull-up resistors in TXS devices?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Yes, the internal pull-up resistors are disconnected once OE is asserted(to enable High impedance on the IO ports) Additionally, if the device supports Vcc isolation feature …
    • over 7 years ago
    • Logic
    • Logic forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Answered

    SN74HCS11-Q1: Functional safety information based on SN29500 0 Locked

    258 views
    4 replies
    Latest 6 months ago
    by Yoshikazu Kawasaki
  • Suggested Answer

    SN74AC14-Q1: SN74AC14-Q1 0 Locked

    272 views
    5 replies
    Latest 6 months ago
    by Jack Campbell
  • Answered

    SN74AXC4T774-Q1: CAXC4T774QRSVRQ1_VCCA_VCCB_3V3 and the GPIO is 1.8V_Query 0 Locked

    194 views
    3 replies
    Latest 6 months ago
    by Clemens Ladisch
  • Suggested Answer

    CD74HC02: Copper Wire Bonds Inquiry 0 Locked

    227 views
    2 replies
    Latest 6 months ago
    by Ian Graham
  • Answered

    SN74HCT244-EP: V62 Product Family Screening 0 Locked

    147 views
    1 reply
    Latest 6 months ago
    by Ian Graham
  • Suggested Answer

    SN74HC4060: SN74HC4060 0 Locked

    193 views
    1 reply
    Latest 6 months ago
    by Ian Graham
  • Answered

    SN74LVCH16T245: SN74LVCH16T245DGGR – Unexpected low resistance between VCCA and VCCB 0 Locked

    153 views
    1 reply
    Latest 6 months ago
    by Joshua Salinas
  • Not Answered

    PSPICE-FOR-TI: Incorrect number of Interface nodes for X_U1 0 Locked

    359 views
    1 reply
    Latest 6 months ago
    by JC Zhu
  • Suggested Answer

    SN74ACT244: Device Output R 0 Locked

    196 views
    3 replies
    Latest 6 months ago
    by Clemens Ladisch
  • Answered

    SN74LVC07A: Package 0 Locked

    161 views
    1 reply
    Latest 6 months ago
    by Clemens Ladisch
  • Answered

    SN74LVC1G14: Package 0 Locked

    168 views
    1 reply
    Latest 6 months ago
    by Clemens Ladisch
  • Answered

    SN7400: chip identification from marking 0 Locked

    344 views
    3 replies
    Latest 6 months ago
    by Albert Xu1
  • Answered

    SN74LVC16T245: CLVC16T245MDGGREP Data Rate 0 Locked

    229 views
    2 replies
    Latest 6 months ago
    by Joshua Salinas
  • Suggested Answer

    LSF0108: LSF0108 signals cutting off 0 Locked

    476 views
    9 replies
    Latest 6 months ago
    by Clemens Ladisch
  • Suggested Answer

    SN74HCS157: Date Code needed 0 Locked

    162 views
    1 reply
    Latest 6 months ago
    by Albert Xu1
  • Suggested Answer

    CD74HC154: label 0 Locked

    287 views
    1 reply
    Latest 6 months ago
    by Albert Xu1
  • Suggested Answer

    CD4046B: PLL chip with updated & automotive version? 0 Locked

    182 views
    1 reply
    Latest 6 months ago
    by Noel Fung
  • Answered

    SN74LVC74A-Q1: Quiescent current questions 0 Locked

    150 views
    1 reply
    Latest 6 months ago
    by Clemens Ladisch
  • Answered

    SN74AHC1G00-Q1: ESD protection 0 Locked

    129 views
    1 reply
    Latest 6 months ago
    by Clemens Ladisch
  • Suggested Answer

    SN74LVC2G07: Request for suggestion on an open drain schmitt trigger for switch debouncing. 0 Locked

    249 views
    1 reply
    Latest 6 months ago
    by Clemens Ladisch
<>