TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] Why does my device not switch at VIH or VIL?

    Karan Kotadia
    Karan Kotadia
    Other Parts Discussed in Thread: SN74LVC1G08 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ What is V IH and V IL ? JEDEC - V IH min is the least positive (most negative) value of high-level input voltage for which operation…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I size pull-up or pull-down resistors?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74AUP1G34 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ Pull-up and pull-down resistors are required in many logic systems to provide a valid logic state when a wire connected to a CMOS input…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the maximum data rate (or operating frequency) for a logic gate or buffer?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74LVC1G34 , SN74LVC1G79 FAQ: Logic and Voltage Translation > Timing Parameters >> Current FAQ ** NOTE ** This FAQ is in reference to push-pull output devices. Open-drain outputs will inherently have slower operating…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the output voltage (VOH or VOL) when the output current is X or the supply voltage is Y?

    Karan Kotadia
    Karan Kotadia
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ There are circumstances where you might want to know a VOH or VOL Value that is not given. I will describe two cases: If you want VOH for a supply voltage that is not given (for…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do the LSF translators work?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: LSF0101 , LSF0002 , LSF0102 , LSF0204 , LSF0204D , LSF0108 , LSF0102-Q1 , LSF0204-Q1 , LSF0108-Q1 FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ The LSF family of translators generates more questions…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I terminate any unused channels of a logic device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ CMOS Inputs All CMOS inputs must be terminated at either Vcc or Ground. The inputs of a CMOS device are high-impedance. These terminations can be through a resistor (for example…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] Are there voltage level translation / level shifter device recommendations for the industry standard interfaces like GPIO, SPI, UART, I2C, MDIO, RGMII, I2S etc?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Here are the voltage level translation device recommendations for various industry standard interfaces: Interface Recommended Device 3.6V Maximum 5.5V Maximum…
    • Answered
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the default output of a latched device? (Flip-Flop, latch, register)

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ Flip-flops, latches, and registers do not have a default state on power up. The output is in an 'unknown' state until data is clocked through. Because of this, SPICE simulation models…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How does a slow or floating input affect a CMOS device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ There are two primary issues associated with slow and floating inputs. Not sure what a 'floating input' is? Please see our FAQ: What is a floating input or floating node? (1) Shoot…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] If the OE pin is asserted to maintain Hi-Z at the IO, will it disconnect the internal pull-up resistors in TXS devices?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Yes, the internal pull-up resistors are disconnected once OE is asserted(to enable High impedance on the IO ports) Additionally, if the device supports Vcc isolation feature …
    • over 6 years ago
    • Logic
    • Logic forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Answered

    SN74AUP1T34: What is the input transition rise or fall rate specification when VCCA less than 3.0V? 0 Locked

    330 views
    1 reply
    Latest over 2 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74LVC1G373: SN74LVC1G373DCKR vs 74LVC1G373DCKRG4 0 Locked

    355 views
    2 replies
    Latest over 2 years ago
    by Albert Xu1
  • Answered

    SN74HCS09: Please recommend a suitable IC 0 Locked

    372 views
    1 reply
    Latest over 2 years ago
    by Clemens Ladisch
  • Answered

    SN74ABT541B: Junction Temp 0 Locked

    368 views
    1 reply
    Latest over 2 years ago
    by Clemens Ladisch
  • Answered

    SN74LVC1G126: delta Icc of the buffer 0 Locked

    506 views
    4 replies
    Latest over 2 years ago
    by Clemens Ladisch
  • Not Answered

    [FAQ] What is the thickness of Gold (Au), Palladium (Pd), or Nickel (Ni) for TI's NiPdAu lead finish? 0 Locked

    3018 views
    0 replies
    Started over 2 years ago
    by Emrys Maier
  • Answered

    SN74LVTH125: Source current damage threshold on short to gnd fault. 0 Locked

    547 views
    8 replies
    Latest over 2 years ago
    by Anton Grounds
  • Answered

    SN74AHCT245: How to Identify DC Information from Labels and marking 0 Locked

    495 views
    1 reply
    Latest over 2 years ago
    by Albert Xu1
  • Suggested Answer

    SN74LV1T126: Delta Icc of the buffer 0 Locked

    346 views
    1 reply
    Latest over 2 years ago
    by Emrys Maier
  • Not Answered

    [FAQ] Why do some SOT package parts from TI have a pin that is not in the mechanical drawing? 0 Locked

    2208 views
    0 replies
    Started over 2 years ago
    by Emrys Maier
  • Suggested Answer

    SN74AXC4T774-Q1: Switching Characteristics 0 Locked

    377 views
    1 reply
    Latest over 2 years ago
    by Michael Ikwuyum
  • Answered

    SN74LVC1G17: SN74LVC1G17DCK3 NC Pin 0 Locked

    358 views
    2 replies
    Latest over 2 years ago
    by Connor Dack
  • Suggested Answer

    SN74LVC1G373: Do we have D-type latches with automotive grade? 0 Locked

    408 views
    1 reply
    Latest over 2 years ago
    by Clemens Ladisch
  • Answered

    CD74HC367: THERMAL INFORMATION 0 Locked

    466 views
    5 replies
    Latest over 2 years ago
    by Albert Xu1
  • Not Answered

    SN74LVC1T45-Q1: I am having trouble with a device attached to the A port 0 Locked

    462 views
    1 reply
    Latest over 2 years ago
    by Clemens Ladisch
  • Answered

    SN74HC132: SN74HC132D 0 Locked

    465 views
    3 replies
    Latest over 2 years ago
    by Emrys Maier
  • Suggested Answer

    TXB0106-Q1: Both I/O ports can keep HIGH voltage 0 Locked

    314 views
    1 reply
    Latest over 2 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74LV541A: SN74LV541ANSR Package dimension needed 0 Locked

    270 views
    1 reply
    Latest over 2 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74HCS541: clamp diode structure 0 Locked

    376 views
    1 reply
    Latest over 2 years ago
    by Clemens Ladisch
  • Answered

    SN74AHCT1G14: SN74AHCT1G14DBVR & SN74AHCT1G14DBVT 0 Locked

    436 views
    3 replies
    Latest over 2 years ago
    by Clemens Ladisch
<>