TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] What is the maximum trace length ground-level translators can drive?

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ The maximum trace length that ground-level translators (as well as logic devices) can drive is 60 mm. This is a safe trace length for most devices to drive across the majority…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] Is DC ground shifting possible when both supplies are connected together?

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ To use the ground shift capability, voltage supplies need to be isolated and fall within the recommended operating conditions. Let’s use the figure above as an example…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] Can I generate a negative PWM signal from a positive PWM signal?

    Joshua Salinas
    Joshua Salinas
    Other Parts Discussed in Thread: TXG8041 FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ A negative signal can be generated from ground-level translators as long as the user’s system has a negative supply rail. To prevent…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] Ground-Level Translators

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > > Current FAQ [FAQ] What are the differences between Ground-Level Translators and Digital Isolators? [FAQ] Can I generate a negative PWM signal from a positive PWM signal? [FAQ] Is DC ground shifting possible…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] What are the differences between Ground-Level Translators and Digital Isolators?

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ Ground-Level Translators Digital Isolators GNDA to GNDB Difference 80V 3kVrms Galvanic Barrier No Yes GNDA to GNDB Leakage (VCC to GND…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] How do I size my external RC components surrounding Auto-Bi Directional Translators to fit my System Requirements?

    Jack Guan
    Jack Guan
    Part Number: TXB0108 TXB0102 LSF0102 LSF0101 TXS0104E LSF0108 LSF0002 TXB0104 TXB0106 TXB0101 TXS0108E TXS0101 TXS0102 LSF0204 Tool/software: Auto Bi-Directional translators demand additional design considerations over other translators, such as external…
    • 3 months ago
    • Logic
    • Logic forum
  • [FAQ]: My simulation in ICS is very slow - how do I fix it?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ The two biggest causes of slow simulation are: Fast oscillators and switching signals Large simulation timescales (simulations that take 1+ seconds) If the simulation is utilizing a square wave with a period that is…
    • 5 months ago
    • Logic
    • Logic forum
  • [FAQ] Are TPLDs pin-to-pin compatible with competitor devices?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ Numerous TPLD products are either pin to pin or layout compatible with competing products. Our products utilize standard, JEDEC packaging standards.
    • 5 months ago
    • Logic
    • Logic forum
  • [FAQ] Can my TPLD be changed after programming?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ Once a TPLD is permanently programmed or “burned” through OTP, the design cannot be changed. If you wish to change your design after permanently programming an OTP part, a new, previously unprogrammed part must be used.
    • 5 months ago
    • Logic
    • Logic forum
  • [FAQ] How is TPLD programmed?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ TPLD is programmed through SPI communication enabled by the programmer firmware and InterConnect Studio (ICS). Each TPLD device uses 5 pins to program the device: 4 pins for SPI communication and 1 pin (GPI) that provides a specific…
    • 5 months ago
    • Logic
    • Logic forum
>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Suggested Answer

    SN74LVC14A: SN74LVC14APWE4 Output tr and tf 0 Locked

    347 views
    2 replies
    Latest over 5 years ago
    by Dylan Hubbard
  • Suggested Answer

    TXS0104E: we meet TXS0104 has a glitch issue on output pin when power on status. 0 Locked

    663 views
    7 replies
    Latest over 5 years ago
    by Dylan Hubbard
  • Suggested Answer

    SN74AXC4T774: AEC qualified 0 Locked

    273 views
    3 replies
    Latest over 5 years ago
    by Dylan Hubbard
  • Answered

    LSF0108: VIK, IIH, Icc 0 Locked

    588 views
    3 replies
    Latest over 5 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74AUC16244: Thermal resistance information needed 0 Locked

    405 views
    4 replies
    Latest over 5 years ago
    by Karan Kotadia
  • Answered

    SN54HC02-SP: Single Event Latch-up Value 0 Locked

    389 views
    1 reply
    Latest over 5 years ago
    by Wade Vonbergen
  • Suggested Answer

    SN74LVC1G126: Reliability for SN74LVC1G126 in case of inputting high frequency clock 0 Locked

    253 views
    1 reply
    Latest over 5 years ago
    by Clemens Ladisch
  • Answered

    SN74LVC00A: 1.8V threshold NAND recommendation 0 Locked

    643 views
    3 replies
    Latest over 5 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN54ACT04-SP: Thermal resistance -Theta JA -5962-8973401VDA 0 Locked

    443 views
    4 replies
    Latest over 5 years ago
    by Wade Vonbergen
  • Answered

    SN74HC595: SN74HC595 0 Locked

    544 views
    3 replies
    Latest over 5 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74AUP1T157: Effect on output pin when changing Select pin High or Low SN74AUP1T157 0 Locked

    351 views
    1 reply
    Latest over 5 years ago
    by Dylan Hubbard
  • Suggested Answer

    SN74LVC1G123: about output pulse length 0 Locked

    304 views
    1 reply
    Latest over 5 years ago
    by Dylan Hubbard
  • Answered

    SN54AC244: SN54AC244 : what is different between SN54 and SNJ54? 0 Locked

    1324 views
    2 replies
    Latest over 5 years ago
    by Wade Vonbergen
  • Answered

    SN74LVC2G74: CUR / CURE4 / CURG4 difference ? 0 Locked

    235 views
    1 reply
    Latest over 5 years ago
    by Clemens Ladisch
  • Answered

    SN74LV594A: Do we TI have solution to replace NPIC6C596APW? 0 Locked

    424 views
    4 replies
    Latest over 5 years ago
    by Charles-Chen
  • Suggested Answer

    SN74LVC1T45: Typical Rise Time at Output 0 Locked

    495 views
    1 reply
    Latest over 5 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74LVC1G374: Issue with HSPICE Symbol 0 Locked

    430 views
    1 reply
    Latest over 5 years ago
    by Karan Kotadia
  • Answered

    SN74AHC08: Will there have abnormal leakage current in this kind of condition 0 Locked

    267 views
    1 reply
    Latest over 5 years ago
    by Clemens Ladisch
  • Answered

    Level translator for WAKE LAN pin with OBFF 0 Locked

    596 views
    5 replies
    Latest over 5 years ago
    by Clemens Ladisch
  • Not Answered

    LMC567: Removing C2 0 Locked

    291 views
    1 reply
    Latest over 5 years ago
    by Sam(MPAA) Zhang
<>