TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] Why does my device not switch at VIH or VIL?

    Karan Kotadia
    Karan Kotadia
    Other Parts Discussed in Thread: SN74LVC1G08 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ What is V IH and V IL ? JEDEC - V IH min is the least positive (most negative) value of high-level input voltage for which operation…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I size pull-up or pull-down resistors?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74AUP1G34 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ Pull-up and pull-down resistors are required in many logic systems to provide a valid logic state when a wire connected to a CMOS input…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the maximum data rate (or operating frequency) for a logic gate or buffer?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74LVC1G34 , SN74LVC1G79 FAQ: Logic and Voltage Translation > Timing Parameters >> Current FAQ ** NOTE ** This FAQ is in reference to push-pull output devices. Open-drain outputs will inherently have slower operating…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the output voltage (VOH or VOL) when the output current is X or the supply voltage is Y?

    Karan Kotadia
    Karan Kotadia
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ There are circumstances where you might want to know a VOH or VOL Value that is not given. I will describe two cases: If you want VOH for a supply voltage that is not given (for…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] How do the LSF translators work?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: LSF0101 , LSF0002 , LSF0102 , LSF0204 , LSF0204D , LSF0108 , LSF0102-Q1 , LSF0204-Q1 , LSF0108-Q1 FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ The LSF family of translators generates more questions…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I terminate any unused channels of a logic device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ CMOS Inputs All CMOS inputs must be terminated at either Vcc or Ground. The inputs of a CMOS device are high-impedance. These terminations can be through a resistor (for example…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] Are there voltage level translation / level shifter device recommendations for the industry standard interfaces like GPIO, SPI, UART, I2C, MDIO, RGMII, I2S etc?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Here are the voltage level translation device recommendations for various industry standard interfaces: Interface Recommended Device 3.6V Maximum 5.5V Maximum…
    • Answered
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the default output of a latched device? (Flip-Flop, latch, register)

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ Flip-flops, latches, and registers do not have a default state on power up. The output is in an 'unknown' state until data is clocked through. Because of this, SPICE simulation models…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] How does a slow or floating input affect a CMOS device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ There are two primary issues associated with slow and floating inputs. Not sure what a 'floating input' is? Please see our FAQ: What is a floating input or floating node? (1) Shoot…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] If the OE pin is asserted to maintain Hi-Z at the IO, will it disconnect the internal pull-up resistors in TXS devices?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Yes, the internal pull-up resistors are disconnected once OE is asserted(to enable High impedance on the IO ports) Additionally, if the device supports Vcc isolation feature …
    • over 7 years ago
    • Logic
    • Logic forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Answered

    SN74LVC8T245: Is there any internal pull up resistor on the outputs? 0 Locked

    412 views
    2 replies
    Latest over 6 years ago
    by Stralows
  • Suggested Answer

    What denotes pin 1 on this component? 0 Locked

    205 views
    1 reply
    Latest over 6 years ago
    by Dylan Hubbard
  • Suggested Answer

    SN74LVC2G17: VIH spec. 0 Locked

    824 views
    1 reply
    Latest over 6 years ago
    by Karan Kotadia
  • Suggested Answer

    PAL16L8A-2M: Similar part 0 Locked

    478 views
    3 replies
    Latest over 6 years ago
    by Wade Vonbergen
  • Suggested Answer

    SN74LVC1G79-Q1: Inquiry about the value of ΔICC 0 Locked

    574 views
    2 replies
    Latest over 6 years ago
    by Dylan Hubbard
  • Suggested Answer

    TXS0108E: I2C signal abnormal 0 Locked

    1440 views
    4 replies
    Latest over 6 years ago
    by Dylan Hubbard
  • Suggested Answer

    SN74LVC2T45: SN74LVC24245 in and output ports can be tied together? 0 Locked

    644 views
    1 reply
    Latest over 6 years ago
    by Clemens Ladisch
  • Not Answered

    LM567C: Glass slide dual edge detector application 0 Locked

    383 views
    2 replies
    Latest over 6 years ago
    by Timothy T
  • Answered

    SN74LVC2G17-EP: Total Power Dissipation (Pd) and Maximum Case Temperature (Tcmax) 0 Locked

    412 views
    1 reply
    Latest over 6 years ago
    by Wade Vonbergen
  • Suggested Answer

    SN74AHC00-EP: SN74AHC00MPWREP FULL TI Qualification and Reliability Report 0 Locked

    779 views
    4 replies
    Latest over 6 years ago
    by Wade Vonbergen
  • Suggested Answer

    Difference of SN74HCT244PW and SN74HCT541PW 0 Locked

    277 views
    1 reply
    Latest over 6 years ago
    by Dylan Hubbard
  • Suggested Answer

    LMC567: How to estimate Finput @>50kHz ? 0 Locked

    465 views
    3 replies
    Latest over 6 years ago
    by Sam(MPAA) Zhang
  • Suggested Answer

    LSF0204: Waveform distortion When the freq over 1M HZ 0 Locked

    1489 views
    4 replies
    Latest over 6 years ago
    by Dylan Hubbard
  • Suggested Answer

    SN74AVC2T45: externally Configurable RS232 , RS422 schematic 0 Locked

    536 views
    3 replies
    Latest over 6 years ago
    by Dylan Hubbard
  • Answered

    SN74LVC2T45-Q1: Is this device AEC rated? 0 Locked

    431 views
    2 replies
    Latest over 6 years ago
    by adevries
  • Suggested Answer

    SN74LVC1G17: What is Vf variation of parasitic diode connected from "GND" pin to "A" input pin? 0 Locked

    861 views
    3 replies
    Latest over 6 years ago
    by Emrys Maier
  • Suggested Answer

    SN74AVC4T245: Voltage spike problem in level translation from 1.8V to 3.3V in SPI communication 0 Locked

    1580 views
    3 replies
    Latest over 6 years ago
    by Dylan Hubbard
  • Answered

    SN74LVC2G07: SN74LVC2G07 output can't follow input 0 Locked

    440 views
    3 replies
    Latest over 6 years ago
    by Dylan Hubbard
  • Answered

    SN74LVC1G02: Input voltage range when device is powered off 0 Locked

    458 views
    1 reply
    Latest over 6 years ago
    by Dylan Hubbard
  • Suggested Answer

    CD74HC4538: IC geting short VCC to GND 0 Locked

    774 views
    3 replies
    Latest over 6 years ago
    by Dylan Hubbard
<>