TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] What is the maximum trace length ground-level translators can drive?

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ The maximum trace length that ground-level translators (as well as logic devices) can drive is 60 mm. This is a safe trace length for most devices to drive across the majority…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] Is DC ground shifting possible when both supplies are connected together?

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ To use the ground shift capability, voltage supplies need to be isolated and fall within the recommended operating conditions. Let’s use the figure above as an example…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] Can I generate a negative PWM signal from a positive PWM signal?

    Joshua Salinas
    Joshua Salinas
    Other Parts Discussed in Thread: TXG8041 FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ A negative signal can be generated from ground-level translators as long as the user’s system has a negative supply rail. To prevent…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] Ground-Level Translators

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > > Current FAQ [FAQ] What are the differences between Ground-Level Translators and Digital Isolators? [FAQ] Can I generate a negative PWM signal from a positive PWM signal? [FAQ] Is DC ground shifting possible…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] What are the differences between Ground-Level Translators and Digital Isolators?

    Joshua Salinas
    Joshua Salinas
    FAQ: Logic and Voltage Translation > Ground-Level Translators >> Current FAQ Ground-Level Translators Digital Isolators GNDA to GNDB Difference 80V 3kVrms Galvanic Barrier No Yes GNDA to GNDB Leakage (VCC to GND…
    • 1 month ago
    • Logic
    • Logic forum
  • [FAQ] How do I size my external RC components surrounding Auto-Bi Directional Translators to fit my System Requirements?

    Jack Guan
    Jack Guan
    Part Number: TXB0108 TXB0102 LSF0102 LSF0101 TXS0104E LSF0108 LSF0002 TXB0104 TXB0106 TXB0101 TXS0108E TXS0101 TXS0102 LSF0204 Tool/software: Auto Bi-Directional translators demand additional design considerations over other translators, such as external…
    • 4 months ago
    • Logic
    • Logic forum
  • [FAQ]: My simulation in ICS is very slow - how do I fix it?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ The two biggest causes of slow simulation are: Fast oscillators and switching signals Large simulation timescales (simulations that take 1+ seconds) If the simulation is utilizing a square wave with a period that is…
    • 5 months ago
    • Logic
    • Logic forum
  • [FAQ] Are TPLDs pin-to-pin compatible with competitor devices?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ Numerous TPLD products are either pin to pin or layout compatible with competing products. Our products utilize standard, JEDEC packaging standards.
    • 5 months ago
    • Logic
    • Logic forum
  • [FAQ] Can my TPLD be changed after programming?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ Once a TPLD is permanently programmed or “burned” through OTP, the design cannot be changed. If you wish to change your design after permanently programming an OTP part, a new, previously unprogrammed part must be used.
    • 5 months ago
    • Logic
    • Logic forum
  • [FAQ] How is TPLD programmed?

    Malcolm Lyn
    Malcolm Lyn
    FAQ: TPLD > Current FAQ TPLD is programmed through SPI communication enabled by the programmer firmware and InterConnect Studio (ICS). Each TPLD device uses 5 pins to program the device: 4 pins for SPI communication and 1 pin (GPI) that provides a specific…
    • 5 months ago
    • Logic
    • Logic forum
>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Answered

    SN74LVC1G126: SN74LVC1G126DBVR Junction-to-case thermal resistance and junction limit 0 Locked

    314 views
    1 reply
    Latest over 7 years ago
    by ShreyasRao
  • Answered

    CD4504B: CD4504B, SN74HC373N 0 Locked

    3237 views
    6 replies
    Latest over 7 years ago
    by Emrys Maier
  • Suggested Answer

    TXB0104: There is a floating level for the JTAG 0 Locked

    1999 views
    6 replies
    Latest over 7 years ago
    by ShreyasRao
  • Suggested Answer

    SN74F00: The graph of VOH-IOH Characterization 0 Locked

    554 views
    2 replies
    Latest over 7 years ago
    by Clemens Ladisch
  • Answered

    SN74LVC8T245: SN74LVC8T245 0 Locked

    911 views
    3 replies
    Latest over 7 years ago
    by Emrys Maier
  • Answered

    TXS0102: TXS0102 internal 10K resistor variation. 0 Locked

    1085 views
    3 replies
    Latest over 7 years ago
    by ShreyasRao
  • Suggested Answer

    TXS0104E: glitch in the rising edge of the B port 0 Locked

    1765 views
    5 replies
    Latest over 7 years ago
    by ShreyasRao
  • Not Answered

    [FAQ] What is the TXS device internal resistor variation/ tolerance 0 Locked

    2188 views
    0 replies
    Started over 7 years ago
    by ShreyasRao
  • Suggested Answer

    SN74AVC4T245: SN74AVC4T245 Absolute Input Voltage Range 0 Locked

    588 views
    5 replies
    Latest over 7 years ago
    by ShreyasRao
  • Answered

    SN74AUC08: SN74AUC08RGYR spec 0 Locked

    363 views
    2 replies
    Latest over 7 years ago
    by Emrys Maier
  • Suggested Answer

    TXS0206A: Partial-power down for SDIO buffer application 0 Locked

    477 views
    2 replies
    Latest over 7 years ago
    by ShreyasRao
  • Answered

    SN74LVTH125: rise time and fall time 0 Locked

    603 views
    6 replies
    Latest over 7 years ago
    by Johnny Guo
  • Answered

    SN74LVC2G14: datasheet layout example 0 Locked

    1836 views
    2 replies
    Latest over 7 years ago
    by Daniel Ka
  • Suggested Answer

    TINA/Spice/SN74AUP1G126: SPICE model for SN74AUP1G126 0 Locked

    659 views
    2 replies
    Latest over 7 years ago
    by Karan Kotadia
  • Suggested Answer

    SN74121: 74121 0 Locked

    682 views
    2 replies
    Latest over 7 years ago
    by Michael Johnston90
  • Answered

    SN74LVC2G126: tri-state buffer OE pulldown resistor 0 Locked

    864 views
    1 reply
    Latest over 7 years ago
    by Dylan Hubbard
  • Answered

    LSF0204: Schematic and Layout Verification 0 Locked

    558 views
    6 replies
    Latest over 7 years ago
    by tejaChintalapati
  • Answered

    SN74LVC1G97: Is it a problem if input voltage swing range is 0V-3.3V with 5V VCC for SN74LVC1G97? 0 Locked

    434 views
    2 replies
    Latest over 7 years ago
    by Kazuya Nakai59
  • Suggested Answer

    TXB0101: output have glitch when power on 0 Locked

    1724 views
    9 replies
    Latest over 7 years ago
    by ShreyasRao
  • Suggested Answer

    LSF0102: LSF0102 VRef issue 0 Locked

    1276 views
    5 replies
    Latest over 7 years ago
    by ShreyasRao
<>