TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] Why does my device not switch at VIH or VIL?

    Karan Kotadia
    Karan Kotadia
    Other Parts Discussed in Thread: SN74LVC1G08 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ What is V IH and V IL ? JEDEC - V IH min is the least positive (most negative) value of high-level input voltage for which operation…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I size pull-up or pull-down resistors?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74AUP1G34 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ Pull-up and pull-down resistors are required in many logic systems to provide a valid logic state when a wire connected to a CMOS input…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the maximum data rate (or operating frequency) for a logic gate or buffer?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74LVC1G34 , SN74LVC1G79 FAQ: Logic and Voltage Translation > Timing Parameters >> Current FAQ ** NOTE ** This FAQ is in reference to push-pull output devices. Open-drain outputs will inherently have slower operating…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the output voltage (VOH or VOL) when the output current is X or the supply voltage is Y?

    Karan Kotadia
    Karan Kotadia
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ There are circumstances where you might want to know a VOH or VOL Value that is not given. I will describe two cases: If you want VOH for a supply voltage that is not given (for…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do the LSF translators work?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: LSF0101 , LSF0002 , LSF0102 , LSF0204 , LSF0204D , LSF0108 , LSF0102-Q1 , LSF0204-Q1 , LSF0108-Q1 FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ The LSF family of translators generates more questions…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I terminate any unused channels of a logic device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ CMOS Inputs All CMOS inputs must be terminated at either Vcc or Ground. The inputs of a CMOS device are high-impedance. These terminations can be through a resistor (for example…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] Are there voltage level translation / level shifter device recommendations for the industry standard interfaces like GPIO, SPI, UART, I2C, MDIO, RGMII, I2S etc?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Here are the voltage level translation device recommendations for various industry standard interfaces: Interface Recommended Device 3.6V Maximum 5.5V Maximum…
    • Answered
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the default output of a latched device? (Flip-Flop, latch, register)

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ Flip-flops, latches, and registers do not have a default state on power up. The output is in an 'unknown' state until data is clocked through. Because of this, SPICE simulation models…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How does a slow or floating input affect a CMOS device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ There are two primary issues associated with slow and floating inputs. Not sure what a 'floating input' is? Please see our FAQ: What is a floating input or floating node? (1) Shoot…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] If the OE pin is asserted to maintain Hi-Z at the IO, will it disconnect the internal pull-up resistors in TXS devices?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Yes, the internal pull-up resistors are disconnected once OE is asserted(to enable High impedance on the IO ports) Additionally, if the device supports Vcc isolation feature …
    • over 6 years ago
    • Logic
    • Logic forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Answered

    SN74AVC32T245: Output impedance, DOC circuit 0 Locked

    933 views
    5 replies
    Latest over 8 years ago
    by Ryuji
  • Answered

    SN74LVC1G38: Difference between SN74LVC1G38 and 2G38 0 Locked

    834 views
    2 replies
    Latest over 8 years ago
    by Takumi Suzuki1
  • Suggested Answer

    SN74LVC3G07: Temperature for SN74LVC3G07DCUR 0 Locked

    626 views
    3 replies
    Latest over 8 years ago
    by Emrys Maier
  • Suggested Answer

    SN74LVC1G123: pulse transition timing of INPUT pins 0 Locked

    918 views
    7 replies
    Latest over 8 years ago
    by Shinichi Inoue
  • Suggested Answer

    CD74HC08: failure modes 0 Locked

    536 views
    1 reply
    Latest over 8 years ago
    by Emrys Maier
  • Answered

    Incorrect parametric search values in error 0 Locked

    3672 views
    24 replies
    Latest over 8 years ago
    by Emrys Maier
  • Suggested Answer

    SN74LVC32A: Tjmax spec 0 Locked

    772 views
    3 replies
    Latest over 8 years ago
    by Emrys Maier
  • Suggested Answer

    SN74AUP1G74: SN74AUP1G74 used for frequency divider 0 Locked

    725 views
    1 reply
    Latest over 8 years ago
    by Clemens Ladisch
  • Answered

    SN74LVC14A: Voltage range applied to any output in the high-impedance or power-off stat 0 Locked

    1107 views
    1 reply
    Latest over 8 years ago
    by Clemens Ladisch
  • Suggested Answer

    CD40106B: Use an open collector to trigger 12V inputs to 5V outputs 0 Locked

    1377 views
    1 reply
    Latest over 8 years ago
    by Michael J Schultis
  • Not Answered

    SN74LV123A: Tw(Output Pulse Duration) at Ta= -30C ->0C -> 25C 0 Locked

    795 views
    1 reply
    Latest over 8 years ago
    by ShreyasRao
  • Suggested Answer

    TXB0108: How to detect the direction 0 Locked

    660 views
    1 reply
    Latest over 8 years ago
    by aozer
  • Suggested Answer

    TXS0206: TXS0206 0 Locked

    686 views
    2 replies
    Latest over 8 years ago
    by aozer
  • Answered

    TXB0108: Clarification on OE input voltage levels 0 Locked

    562 views
    1 reply
    Latest over 8 years ago
    by aozer
  • Answered

    SN74LVC125A-Q1: max Cpd value of SN74LVC125A-Q1 0 Locked

    799 views
    4 replies
    Latest over 8 years ago
    by tsuyoshi tokumoto
  • Not Answered

    TINA/Spice/TXB0106: TXB0106 FOR RPI Serial Level Shifters 0 Locked

    1802 views
    4 replies
    Latest over 8 years ago
    by Andrew Buckin
  • Answered

    TXB0104: Floating inputs and bypass capacitors 0 Locked

    812 views
    1 reply
    Latest over 8 years ago
    by Emrys Maier
  • Suggested Answer

    TXS0104E: VILmax Spec Is Wrong? 0 Locked

    765 views
    2 replies
    Latest over 8 years ago
    by Duncan McDonald30
  • Not Answered

    SN74LVC2G06DCKR IBIS model required for power and signal integrity analysis 0 Locked

    332 views
    1 reply
    Latest over 8 years ago
    by Aaron Goodson
  • Not Answered

    SN74LVC1G123 inpput required current at pin A and B 0 Locked

    232 views
    1 reply
    Latest over 8 years ago
    by Aaron Goodson
<>