TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Processors

Processors

Processors forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Processors support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search processors content or ask technical support questions on Sitara™ processors, digital signal processors (DSP) and automotive processors. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] PROCESSOR-SDK-TDAX: How to change input display pipeline in the DSS M2M WB node?

    Brijesh Jadav
    Brijesh Jadav
    Part Number: PROCESSOR-SDK-TDAX The patches shared on below link adds support for DSS memory to memory path in the vision apps and TIOVX. These patches are also integrated SDK8.6. By default, this patch uses VIDL2 pipeline as input pipeline and WB pipeline…
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] TDA4VM: Process OpenVX Graph while simultaneously configuring a camera

    Nikhil Dasan
    Nikhil Dasan
    Part Number: TDA4VM How to configure a camera without affecting the OpenVX graph, while the single cam application graph is running
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 and AM2434, AM2432, AM2431 (ALV, ALX) Custom board hardware design – Queries regarding Crystal selection and clock specifications

    Lavanya M R
    Lavanya M R
    Part Number: AM6442 AM2432 AM6411 AM2431 AM6422 AM6412 AM6421 AM2434 AM6441 Other Parts Discussed in Thread: TMDS64EVM , , AM3352 , AM62A3-Q1 , AM62L , OMAP-L138 Hi TI Experts, I have the below queries regarding the crystal selection. Recommended…
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] AM6442, AM6441, AM6422, AM6421, AM6412, AM6411 and AM2434, AM2432, AM2431 (ALV, ALX) Custom board hardware design – I2C interface

    Lavanya M R
    Lavanya M R
    Part Number: AM6442 Other Parts Discussed in Thread: AM62A7 , AM6412 , AM6422 , , AM2434 , SK-AM64B Hi TI Experts, I have the below queries regarding the I2C interface: Need information on the number of I2C interfaces available Termination of…
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] AM623: Does AM62x support two 4GB DDR?

    Gibbs Shih
    Gibbs Shih
    Part Number: AM623 Hi, TI Partner Follow data sheet. it describe as below. DDR Subsystem (DDRSS) – Supports LPDDR4, DDR4 memory types – 16-Bit data bus with inline ECC – Supports speeds up to 1600 MT/s – Max addressable range • 8GBytes with DDR4…
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] PROCESSOR-SDK-J721E: How to enable blending operation and two input video pipelines in DSS memory to memory path?

    Brijesh Jadav
    Brijesh Jadav
    Part Number: PROCESSOR-SDK-J721E DSS WB path can take input from the overlay manager output and overlay manager in the DSS can take input from two video pipelines and can blend the images and can send it out. In the current PSDKRA6.0, SDK supports only…
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] AM623: SPI DATA MISO/MOSI usage for D0 / D1

    Martin Stelter
    Martin Stelter
    Part Number: AM623 SPI data pins are named as D0 and D1. Where can i find information about the usage regarding in/output or which one is MISO / MOSI?
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] TDA4VL: RGMII not working on MAIN_CPSW2G in SDK 8.5 and SDK 8.6

    Tanmay Patil
    Tanmay Patil
    Part Number: TDA4VL I want to use RGMII on MAIN_CPSW2G of TDA4VL. The link is up, but I am not able to establish a communication. I can see that Rx is working but Tx is not working.
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] RPMsg: How to add multiple endpoints to a remote core running RTOS?

    Nick Saulnier
    Nick Saulnier
    I am using RPMsg to communicate from Linux with a remote core running RTOS (e.g., R5F or M4F). I want to define multiple RPMsg endpoints in my remote core software. How do I do that? . This FAQ applies to AM62x, AM62A, AM64x, AM65x, and probably other…
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] TMS320C6678: DDR3 Read write test code (or) How to do DDR3 test on C6678 EVM or K2H EVM board ?

    Shankari G
    Shankari G
    Part Number: TMS320C6678 Other Parts Discussed in Thread: SYSBIOS Hi Please provide "DDR3 Read write test code" (or) How to do DDR3 test on C6678 EVM or K2H EVM board ?
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Threads 197854 Discussions
  • Not Answered

    SPI Nor Booting DDR3 Initialization 0 Locked

    7149 views
    2 replies
    Latest over 10 years ago
    by NITHIN BOJJA
  • Answered

    AM335X SDK 7 3.12 Screensaver 0 Locked

    555 views
    5 replies
    Latest over 10 years ago
    by durai samy
  • Answered

    Nand boot with AM3352 0 Locked

    3933 views
    35 replies
    Latest over 10 years ago
    by lofna kumari
  • Answered

    rtc-tps65910 issue on AM335x 0 Locked

    2922 views
    11 replies
    Latest over 10 years ago
    by Bernie Chen
  • Answered

    HELP!. I have a boards DSK C6713 and XDS510USB but a have Error 0x80000200/-1063 0 Locked

    1073 views
    6 replies
    Latest over 10 years ago
    by Arvind Singh
  • Not Answered

    OSD Link create fail 0 Locked

    484 views
    0 replies
    Started over 10 years ago
    by huang jack
  • Not Answered

    DM8168 can support 6 channel 720 p30 video capture ? 0 Locked

    395 views
    1 reply
    Latest over 10 years ago
    by Eason Wang
  • Suggested Answer

    Large scale data send to DSP on ARM side 0 Locked

    487 views
    2 replies
    Latest over 10 years ago
    by Shankari G
  • Suggested Answer

    The gesture recognition with DSP algorithm 0 Locked

    498 views
    1 reply
    Latest over 10 years ago
    by Sivaraj Kuppuraj
  • Answered

    MCSDK-HPC Beta release is available for K2HEVM customers 0 Locked

    1171 views
    2 replies
    Latest over 10 years ago
    by lding
  • Suggested Answer

    Where is image_processing example for evm66ak2h on dsp side 0 Locked

    334 views
    2 replies
    Latest over 10 years ago
    by Shankari G
  • Answered

    GNU compiler 0 Locked

    606 views
    4 replies
    Latest over 10 years ago
    by Jeetesh Kumar Tiwari
  • Answered

    How to enable the two resizer on DM365? 0 Locked

    1131 views
    10 replies
    Latest over 10 years ago
    by Vibha Acharya
  • Not Answered

    c5535 vs c5517 0 Locked

    551 views
    2 replies
    Latest over 10 years ago
    by Sangeeta Gunwani
  • Answered

    serial port communication with OMAP-L138 LCDK ARM 0 Locked

    1488 views
    4 replies
    Latest over 10 years ago
    by Titusrathinaraj Stalin
  • Answered

    The maximum resolution of HEVC encoder 0 Locked

    954 views
    1 reply
    Latest over 10 years ago
    by Kuladeepak Gowda
  • Answered

    numTemporalLayer issue 0 Locked

    2450 views
    10 replies
    Latest over 10 years ago
    by Jack 123
  • Answered

    TI-RTOS-sys/bios on MSP430 0 Locked

    892 views
    7 replies
    Latest over 10 years ago
    by Delared Delared
  • Not Answered

    Hi, Can you point me to a default configuation for L1P, L1D and L2, that is the internal memory of DSP, in DM3730? Specifically, I want the cacheability and the memory protection settings. More details in description. 0 Locked

    461 views
    4 replies
    Latest over 10 years ago
    by hsg ken
  • Not Answered

    Problems with NDK client example on TDMSEVM6678L 0 Locked

    549 views
    4 replies
    Latest over 10 years ago
    by Alexei Kurbanov
<>