TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Processors

Processors

Processors forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Processors support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search processors content or ask technical support questions on Sitara™ processors, digital signal processors (DSP) and automotive processors. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] AM6x: Yocto build "hangs" for hours with no progress - What's going on?

    Andreas Dannenberg
    Andreas Dannenberg
    (applicable to all TI Sitara and Jacinto devices such as AM62x, AM62Ax, AM64x, AM65x, and so on) Symptoms When doing a Yocto build as per SDK instructions for example of the SDK default image like this... MACHINE=am62xx-evm bitbake -k tisdk-default…
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] AM62A3-Q1: The MISO and MOSI of the SPI

    Haiming Qu
    Haiming Qu
    Part Number: AM62A3-Q1 Hi TI expert, The SOC AM62A define the standard SPI interface by SPI_CS, SPI_CLK, SPI_D0, SPI_D1. If our slave device need to get MISO and MOSI data line, how will we used the D0 and D1 data line. Dose it programable? Can…
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] AM625/AM623 Custom board hardware design – Reading DEVICE_ID and Unique SOC (CPU) ID

    Kallikuppa Sreenivasa
    Kallikuppa Sreenivasa
    I have the below queries regarding the DEVICS_ID Is there a device ID available that I can read? Can you guide me how to read the device ID? Is the ID unique for each device? Is there an ID that is unique to each device?
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] AM625: Crystal drive strength specifications

    Munan Xu
    Munan Xu
    Part Number: AM625 Hello, Do we have a specification on the max drive strength/ power that AM625 can drive for both the HF crystal as well as 32 KHz oscillator? I didn't see it specified in the data sheet and customer wants to make sure they're within…
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] How to synchronize the PRU IEP timer with Linux system time?

    Nick Saulnier
    Nick Saulnier
    I am using a Sitara processor with a Linux core, a time sync router, and a PRU subsystem (AM62x, AM64x, AM65x). I want to synchronize the Linux system time with an IEP timer in the PRU subsystem. How do I do it? We will use AM64x for this example, but…
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] PROCESSOR-SDK-J7200: How to change/generate the “Eth” configuration for MCAL Ethernet Application from one core to other core.

    Doredla Sudheer Kumar
    Doredla Sudheer Kumar
    Part Number: PROCESSOR-SDK-J7200 Other Parts Discussed in Thread: DRA821 , DRA829 , SYSCONFIG How to change/generate the “Eth” configuration for MCAL Ethernet Application from one core to other core.
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] AM6412: AM64x SoC power supply slew control for 3.3V_SYS using load switch

    Sirui Zhu
    Sirui Zhu
    Part Number: AM6412 Other Parts Discussed in Thread: TPS65219 Hi team, I'm helping my customer design the power part of AM64. For the power supply slew rate control part, it says the slew rate should be controlled under 18mV/us. How should we set…
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] Redundant boot from eMMC boot partitions on AM62x

    Hong Guan64
    Hong Guan64
    1. booting from eMMC boot partition vs UDA partition It is recommended to use eMMC boot partition for user's BootLoader (BL) - eMMC boot partition is designed for bootloader user case - it is possible to write-protect boot0/boot1 as necessary - eMMC boot…
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] AM62A3: Any way to get 2 eMMC interfaces?

    Brad Caldwell
    Brad Caldwell
    Part Number: AM62A3 Hello, Using the AM62A, is there any way to implement two eMMC interfaces? The device has 3 MMC interfaces but the datasheet only shows MMC0 supporting eMMC. We really need a way to get 2 so I'll ask a couple questions from someone…
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
  • [FAQ] PROCESSOR-SDK-TDAX: How to change input display pipeline in the DSS M2M WB node?

    Brijesh Jadav
    Brijesh Jadav
    Part Number: PROCESSOR-SDK-TDAX The patches shared on below link adds support for DSS memory to memory path in the vision apps and TIOVX. These patches are also integrated SDK8.6. By default, this patch uses VIDL2 pipeline as input pipeline and WB pipeline…
    • Answered
    • over 2 years ago
    • Processors
    • Processors forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Threads 197797 Discussions
  • Not Answered

    Error during compiling PRU Cape Building Demos 0 Locked

    265 views
    1 reply
    Latest over 10 years ago
    by Yordan Kovachev
  • Answered

    RapidIO flow control example 0 Locked

    488 views
    1 reply
    Latest over 10 years ago
    by Ganapathi Dhandapani95
  • Answered

    C64xx support for 512Mbit SDRAM 0 Locked

    320 views
    1 reply
    Latest over 10 years ago
    by Senthilkumar Srinivasan
  • Answered

    I2C Documentation 0 Locked

    514 views
    8 replies
    Latest over 10 years ago
    by Chetan Maheshwari
  • Not Answered

    USB Mon support to trace the USB transactions 0 Locked

    520 views
    1 reply
    Latest over 10 years ago
    by Titusrathinaraj Stalin
  • Not Answered

    Booting issue AM335x Board 0 Locked

    507 views
    1 reply
    Latest over 10 years ago
    by Yordan Kovachev
  • Suggested Answer

    Ducati preemption protection issue 0 Locked

    1384 views
    5 replies
    Latest over 10 years ago
    by Kristian Otnes
  • Not Answered

    EDMA Trigger delayed be code execution while accessing L2 Memory 0 Locked

    547 views
    3 replies
    Latest over 10 years ago
    by Nuno Renato
  • Not Answered

    hog descriptors 0 Locked

    1033 views
    3 replies
    Latest over 10 years ago
    by Alice
  • Answered

    Generating a Uart Rx interrupt on 6657 0 Locked

    5902 views
    36 replies
    Latest over 10 years ago
    by giorgos tsoumplekas
  • Not Answered

    dual uart chip tl16c752 with dm365 0 Locked

    319 views
    0 replies
    Started over 10 years ago
    by tejas patil
  • Answered

    Comparison between TDA2x arm core and DM8148 arm core 0 Locked

    444 views
    4 replies
    Latest over 10 years ago
    by Matthijs van Duin
  • Not Answered

    Looking for SPI Slave sample code for C5509A 0 Locked

    506 views
    6 replies
    Latest over 10 years ago
    by Oliver Chen
  • Not Answered

    Deep Sleep 0 Locked

    502 views
    1 reply
    Latest over 10 years ago
    by Mukul Bhatnagar
  • Not Answered

    How to manually install Linux Headers for my BeagleBone 0 Locked

    10622 views
    2 replies
    Latest over 10 years ago
    by Loi Dang
  • Not Answered

    wl1271 sdio: probe of mmc1:0001:1 failed with error -16 0 Locked

    1455 views
    1 reply
    Latest over 10 years ago
    by Brad Griffis
  • Answered

    omap4460 interfacing with wm8280 using mcbsp1 0 Locked

    2060 views
    8 replies
    Latest over 10 years ago
    by Richard17
  • Answered

    How to configure L2 for both cache and data? 0 Locked

    3087 views
    11 replies
    Latest over 10 years ago
    by Robert Tivy
  • Suggested Answer

    EtherCAT junctions connect failed 0 Locked

    3108 views
    27 replies
    Latest over 10 years ago
    by Behzad Lajevardi
  • Not Answered

    Need help on secure binding process boot from NAND 0 Locked

    851 views
    6 replies
    Latest over 10 years ago
    by Mike%20Wang
<>