TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Interface

Interface

Interface forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Interface support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search interface IC content or ask technical support questions on everything from ESD protection to interfacing with USB, Ethernet, and HDMI. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] DP83822I: 822/826 Odd Nibble Detection disable for EtherCAT application

    Hillman Lin
    Hillman Lin
    Part Number: DP83822I For 822/826 PHYs, Odd Nibbles Detection register need to be disable in order to prevent unexpected link loss in EtherCAT application. DP83826PHY: Odd Nibble Detection could be disable by strap 1 CLKOUT/LED1 pin in enhanced…
    • over 1 year ago
    • Interface
    • Interface forum
  • [FAQ] Can Auto-negotiation link up with Force mode on 100mbps?

    Hillman Lin
    Hillman Lin
    • Answered
    • over 1 year ago
    • Interface
    • Interface forum
  • [FAQ] DP83822IF: Fiber Link Status

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Part Number: DP83822IF Other Parts Discussed in Thread: DP83822HF , The DP83822IF and DP83822HF are the fiber capable variants of the DP83822. Bit 2 in Register 0x0001 indicates link status for both Copper and Fiber modes of operation. In copper mode…
    • over 1 year ago
    • Interface
    • Interface forum
  • [FAQ] Extended Register Space Access for Ethernet PHYs

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Our Ethernet PHYs have a standard set of registers, 0x0-0x1F, that can be accessed in a straight forward fashion. Registers beyond 0x1F require a different approach to access. This FAQ is intended to provide a few examples on how to read/write these…
    • over 1 year ago
    • Interface
    • Interface forum
  • [FAQ] SN65DSI86: SN65DSI86 Resolution Guide

    Allison Noe
    Allison Noe
    Part Number: SN65DSI86 What display resolution will the SN65DSI86 support?
    • Answered
    • over 1 year ago
    • Interface
    • Interface forum
  • [FAQ] DP83867E: What is the default mode of RGMII when using DP83867, shift or align?

    Gerome Cacho
    Gerome Cacho
    Part Number: DP83867E When bootstrapped to be in RGMII mode, DP83867 will be in shift mode by default; not align mode. The modes will be corroborated via Reg 0x32[1:0].
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83869HM: How to generate 125MHz on CLKOUT pin for DP83869

    Gerome Cacho
    Gerome Cacho
    Part Number: DP83869HM DP83869HM needs an additional register to be written to enable CLKOUT modification. By default, this signal is a buffered version of the XI signal. Reg 0xC6 must have 0x10 written in order for the value in Reg 0x170[12:8] to take…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] TI Ethernet PHY Capacitive Coupling (Transformerless Operation)

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Other Parts Discussed in Thread: DP83869 Summary: All of our Industrial Ethernet PHYs support Transformer-less Operation via Capacitive Coupling except for the DP83867. The DP83867 does not support Transformer-less Operation. List of Industrial…
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] DP83867E: Ethernet PHY SGMII Vdiff Upper and Lower Input Limits

    Alvaro (Al-vuh-roe) Reyes
    Alvaro (Al-vuh-roe) Reyes
    Part Number: DP83867E Other Parts Discussed in Thread: DP83869 The DP83867 and DP83869 both have the same Vdiff Upper and Lower Input Limits of: 100 mV and 800 mV
    • over 2 years ago
    • Interface
    • Interface forum
  • [FAQ] What capacitance should my ESD diode be?

    Ethan Sempsrott
    Ethan Sempsrott
    Other Parts Discussed in Thread: ESD2CANXL24-Q1 , ESD2CAN24-Q1 , ESD2CANFD24-Q1 , ESD122 What should be considered when selecting a diode with parasitic capacitance?
    • Answered
    • over 2 years ago
    • Interface
    • Interface forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Suggested Answer

    CCS/DP83825I: DP83825I reference design 0 Locked

    398 views
    5 replies
    Latest over 6 years ago
    by Geet Modi
  • Answered

    TPS65987D: External Path OCP 0 Locked

    218 views
    1 reply
    Latest over 6 years ago
    by Adam Mc Gaffin
  • Answered

    PCA9555: Ask for datasheet contents of GPIO expander 0 Locked

    494 views
    1 reply
    Latest over 6 years ago
    by BOBBY
  • Suggested Answer

    SoC is unable to detect clock 949 Serializer 0 Locked

    233 views
    1 reply
    Latest over 6 years ago
    by Casey McCrea
  • Suggested Answer

    DS125DF410: Overriding the VCO Search Value 0 Locked

    377 views
    3 replies
    Latest over 6 years ago
    by Nasser Mohammadi
  • Answered

    DS110DF410: Auto Adapt Complete bit (bit[6] of cdr_status register) 0 Locked

    300 views
    3 replies
    Latest over 6 years ago
    by Nasser Mohammadi
  • Answered

    Asking for HDMI 1:4 UHD mode IC solution 0 Locked

    190 views
    1 reply
    Latest over 6 years ago
    by David (ASIC) Liu
  • Suggested Answer

    TMDS to CML converter/Translator 0 Locked

    2238 views
    6 replies
    Latest over 6 years ago
    by Nanjunda M
  • Answered

    USB Type C Dual Role Data port Generic question 0 Locked

    186 views
    1 reply
    Latest over 6 years ago
    by David (ASIC) Liu
  • Suggested Answer

    TLK10022: Interface to Xilinx Ultrascale FPGA 0 Locked

    638 views
    1 reply
    Latest over 6 years ago
    by Yaser Ibrahim
  • Suggested Answer

    DS36954: Disabling Transceiver 0 Locked

    354 views
    1 reply
    Latest over 6 years ago
    by Hao L
  • Suggested Answer

    TSB41AB2: About IEEE 1394 Transceiver Specifications 0 Locked

    1012 views
    1 reply
    Latest over 6 years ago
    by Yaser Ibrahim
  • Not Answered

    DS90UB949-Q1: no image 0 Locked

    354 views
    6 replies
    Latest over 6 years ago
    by Qianqian
  • Suggested Answer

    DS90LV004: About termination resister value 0 Locked

    399 views
    1 reply
    Latest over 6 years ago
    by Yaser Ibrahim
  • Suggested Answer

    DP83867E: MDI or SGMII auto-nego? 0 Locked

    416 views
    1 reply
    Latest over 6 years ago
    by Geet Modi
  • Suggested Answer

    DS90UB960-Q1EVM: DS90UB960 and DS90UB954 Deserializer Reference Design Files 0 Locked

    460 views
    4 replies
    Latest over 6 years ago
    by Saravana Vikram0
  • Suggested Answer

    DS90UB953-Q1: Can i use RJ45 connector + Cat6 cable for 4Gbps transmission? 0 Locked

    225 views
    1 reply
    Latest over 6 years ago
    by Hamzeh Jaradat
  • Suggested Answer

    DS90UB960-Q1EVM: Need Design Files 0 Locked

    179 views
    1 reply
    Latest over 6 years ago
    by Hamzeh Jaradat
  • Suggested Answer

    DS90UB953-Q1: DS90UB953 CLOCK MODE QUESTION 0 Locked

    353 views
    3 replies
    Latest over 6 years ago
    by Hamzeh Jaradat
  • Answered

    LMH1297: SPI access timing after power up 0 Locked

    372 views
    5 replies
    Latest over 6 years ago
    by Kawai
<>