TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] Why does my device not switch at VIH or VIL?

    Karan Kotadia
    Karan Kotadia
    Other Parts Discussed in Thread: SN74LVC1G08 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ What is V IH and V IL ? JEDEC - V IH min is the least positive (most negative) value of high-level input voltage for which operation…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I size pull-up or pull-down resistors?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74AUP1G34 FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ Pull-up and pull-down resistors are required in many logic systems to provide a valid logic state when a wire connected to a CMOS input…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the maximum data rate (or operating frequency) for a logic gate or buffer?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74LVC1G34 , SN74LVC1G79 FAQ: Logic and Voltage Translation > Timing Parameters >> Current FAQ ** NOTE ** This FAQ is in reference to push-pull output devices. Open-drain outputs will inherently have slower operating…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the output voltage (VOH or VOL) when the output current is X or the supply voltage is Y?

    Karan Kotadia
    Karan Kotadia
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ There are circumstances where you might want to know a VOH or VOL Value that is not given. I will describe two cases: If you want VOH for a supply voltage that is not given (for…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] How do the LSF translators work?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: LSF0101 , LSF0002 , LSF0102 , LSF0204 , LSF0204D , LSF0108 , LSF0102-Q1 , LSF0204-Q1 , LSF0108-Q1 FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ The LSF family of translators generates more questions…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] How do I terminate any unused channels of a logic device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ CMOS Inputs All CMOS inputs must be terminated at either Vcc or Ground. The inputs of a CMOS device are high-impedance. These terminations can be through a resistor (for example…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] Are there voltage level translation / level shifter device recommendations for the industry standard interfaces like GPIO, SPI, UART, I2C, MDIO, RGMII, I2S etc?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Here are the voltage level translation device recommendations for various industry standard interfaces: Interface Recommended Device 3.6V Maximum 5.5V Maximum…
    • Answered
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the default output of a latched device? (Flip-Flop, latch, register)

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ Flip-flops, latches, and registers do not have a default state on power up. The output is in an 'unknown' state until data is clocked through. Because of this, SPICE simulation models…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] How does a slow or floating input affect a CMOS device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ There are two primary issues associated with slow and floating inputs. Not sure what a 'floating input' is? Please see our FAQ: What is a floating input or floating node? (1) Shoot…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] If the OE pin is asserted to maintain Hi-Z at the IO, will it disconnect the internal pull-up resistors in TXS devices?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Yes, the internal pull-up resistors are disconnected once OE is asserted(to enable High impedance on the IO ports) Additionally, if the device supports Vcc isolation feature …
    • over 7 years ago
    • Logic
    • Logic forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Answered

    SN54HC11: What is the ESD rating, is the 8404801DA the same as SN54HC11 0 Locked

    488 views
    7 replies
    Latest over 6 years ago
    by Dan Fogelson
  • Suggested Answer

    CD4046B: Electrical characteristics (Temperature characteristics) 0 Locked

    500 views
    5 replies
    Latest over 6 years ago
    by Emrys Maier
  • Answered

    SN74AHCT1G125-Q1: state of Y when no Vcc 0 Locked

    404 views
    1 reply
    Latest over 6 years ago
    by Emrys Maier
  • Answered

    SN74LVC1G32-Q1: Can it support different I/O level on each input? 0 Locked

    329 views
    1 reply
    Latest over 6 years ago
    by Emrys Maier
  • Answered

    SN74LVC08A: can it support 1.8V power supply? 0 Locked

    604 views
    1 reply
    Latest over 6 years ago
    by Emrys Maier
  • Suggested Answer

    LSF0102: Active Control of EN Signal 0 Locked

    714 views
    4 replies
    Latest over 6 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74LVC1G74: SN74LVC1G74 0 Locked

    1055 views
    6 replies
    Latest over 6 years ago
    by ShreyasRao
  • Answered

    SN74LV1T32: SN74LV1T32DCKR 0 Locked

    548 views
    3 replies
    Latest over 6 years ago
    by Emrys Maier
  • Suggested Answer

    TXS0108 0 Locked

    668 views
    2 replies
    Latest over 6 years ago
    by ShreyasRao
  • Suggested Answer

    TXB0106: Unable to get output signal 0 Locked

    536 views
    3 replies
    Latest over 6 years ago
    by ShreyasRao
  • Answered

    SN74LVC157A: Maximum Output rating 0 Locked

    661 views
    4 replies
    Latest over 6 years ago
    by Hirotaka Matsumoto
  • Answered

    LSF0108: Usage without pull-up resitors for 3.3V LVCMOS to 5V TTL translation 0 Locked

    766 views
    3 replies
    Latest over 6 years ago
    by luisb
  • Answered

    Level shifter: how can we generate a negative voltage pulses from positive pulses. 0 Locked

    2388 views
    3 replies
    Latest over 6 years ago
    by Emrys Maier
  • Suggested Answer

    CD4001B-MIL: Screened M38510/ 05252BCA 0 Locked

    597 views
    4 replies
    Latest over 6 years ago
    by Wade Vonbergen
  • Suggested Answer

    PAL16R6AM: Power Consumption over frequency 0 Locked

    342 views
    1 reply
    Latest over 6 years ago
    by Wade Vonbergen
  • Suggested Answer

    SN74AUP1G32: What is the VIH and VIL as Vcc=0.8~1.1V 0 Locked

    711 views
    2 replies
    Latest over 6 years ago
    by Dylan Hubbard
  • Suggested Answer

    SN74LV1T125: State of buffer output with no power supply 0 Locked

    678 views
    3 replies
    Latest over 6 years ago
    by ShreyasRao
  • Suggested Answer

    Dual low-side switch with adjustable break-before-make time 0 Locked

    443 views
    1 reply
    Latest over 6 years ago
    by Alpha H
  • Suggested Answer

    SN74LVTH125: Max Tj and Thermal metrics of SN74LVTH125DR? 0 Locked

    310 views
    1 reply
    Latest over 6 years ago
    by ShreyasRao
  • Answered

    SN74LVC1G07: Output leakage current 0 Locked

    699 views
    3 replies
    Latest over 6 years ago
    by Peter Anderson
<>