TI E2E support forums
TI E2E support forums
  • User
  • Site
  • Search
  • User
  • E2E™ design support >
  • Forums
    • Amplifiers
    • API solutions
    • Audio
    • Clock & timing
    • Data converters
    • DLP® products
    • Interface
    • Isolation
    • Logic
    • Microcontrollers
    • Motor drivers
    • Power management
    • Processors
    • RF & microwave
    • Sensors
    • Site support
    • Switches & multiplexers
    • Tools
    • Wireless connectivity
    • Archived forums
    • Archived groups
  • Technical articles
  • TI training
    • Tech days
    • Online training
    • Live events
    • Power Supply Design Seminar
  • Getting started
  • 简体中文
  • More
  • Cancel
Logic

Logic

Logic forum

  • Mentions
  • Tags
  • More
  • Cancel
  • Ask a new question
  • Ask a new question
  • Cancel
Texas Instruments (TI) Logic support forum is an extensive online knowledge base where millions of technical questions and solutions are available 24/7. You can search logic IC content or ask technical support questions on everything from voltage level translation and transceivers to standard logic gates and specialty logic devices. Find the right solution for your circuit design challenges by using our TI E2E™ support forums that are supported by thousands of contributing TI experts.
Frequent questions
  • [FAQ] How do I terminate any unused channels of a logic device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ CMOS Inputs All CMOS inputs must be terminated at either Vcc or Ground. The inputs of a CMOS device are high-impedance. These terminations can be through a resistor (for example…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] Are there voltage level translation / level shifter device recommendations for the industry standard interfaces like GPIO, SPI, UART, I2C, MDIO, RGMII, I2S etc?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Here are the voltage level translation device recommendations for various industry standard interfaces: Interface Recommended Device 3.6V Maximum 5.5V Maximum…
    • Answered
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the default output of a latched device? (Flip-Flop, latch, register)

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ Flip-flops, latches, and registers do not have a default state on power up. The output is in an 'unknown' state until data is clocked through. Because of this, SPICE simulation models…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] How does a slow or floating input affect a CMOS device?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ There are two primary issues associated with slow and floating inputs. Not sure what a 'floating input' is? Please see our FAQ: What is a floating input or floating node? (1) Shoot…
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] If the OE pin is asserted to maintain Hi-Z at the IO, will it disconnect the internal pull-up resistors in TXS devices?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ Yes, the internal pull-up resistors are disconnected once OE is asserted(to enable High impedance on the IO ports) Additionally, if the device supports Vcc isolation feature …
    • over 6 years ago
    • Logic
    • Logic forum
  • [FAQ] Can the input voltage (Vi) to my logic device be higher than the supply voltage (Vcc)?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Input Parameters >> Current FAQ This question is really about the input structure of a logic device. There are primarily two types of CMOS input structures - one with a positive clamping diode, and one without…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] Where do I connect the thermal pad of the logic QFN devices?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Power and Thermals >> Current FAQ Some datasheets do not specify what should be done with the thermal pad, such as in the image below: The thermal pad is recommended to be soldered to the PCB and electrically…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the maximum capacitive load that a logic device can drive?

    Emrys Maier
    Emrys Maier
    Other Parts Discussed in Thread: SN74LVC2G34 FAQ: Logic and Voltage Translation > Output Parameters >> Current FAQ There are a few issues with trying to determine a maximum capacitive load for a standard CMOS logic device. First is propagation delay…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] Why does a logic device's part number have an E4/G4 suffix?

    Emrys Maier
    Emrys Maier
    FAQ: Logic and Voltage Translation > Quality and Manufacturing >> Current FAQ In short, there will be no difference between a device labelled SN74xxG4 and SN74xx. Historically, G4 and E4 suffixes meant that the devices were rated to be "Green" or…
    • over 7 years ago
    • Logic
    • Logic forum
  • [FAQ] What is the difference between TXS TXB and LSF devices?

    ShreyasRao
    ShreyasRao
    FAQ: Logic and Voltage Translation > Voltage Translators >> Current FAQ
    • over 7 years ago
    • Logic
    • Logic forum
<>

View FAQ threads
  • Tags
  • RSS
  • More
  • Cancel
  • Answered

    voltage divider instead of translator 0 Locked

    1028 views
    4 replies
    Latest over 5 years ago
    by POTHIRAJAN KANDASAMY
  • Answered

    SN74LVC1G17: Will level shifting 1.8V 50Mhz clock to 3.3V stable? 0 Locked

    1229 views
    3 replies
    Latest over 5 years ago
    by Brian Han1
  • Suggested Answer

    LSF0102: Vref_A and Vref_B voltage selection 0 Locked

    452 views
    3 replies
    Latest over 5 years ago
    by Clemens Ladisch
  • Suggested Answer

    CD4021B: Looking for a model/subcircuit 0 Locked

    319 views
    1 reply
    Latest over 5 years ago
    by Chad Crosby
  • Answered

    SN74LVC3G17: RθJC(junction-to-case thermal resistance)specification 0 Locked

    379 views
    1 reply
    Latest over 5 years ago
    by Albert Xu1
  • Suggested Answer

    SN74LVC1G34: Source and sink current 0 Locked

    304 views
    1 reply
    Latest over 5 years ago
    by Clemens Ladisch
  • Suggested Answer

    LSF0108: Query on Thermal Pad 0 Locked

    239 views
    3 replies
    Latest over 5 years ago
    by Clemens Ladisch
  • Answered

    SN74LV595A: Output Pulled Up to 3V3 While VCC = 0V 0 Locked

    494 views
    5 replies
    Latest over 5 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74LVC32373A: SN74LVC32373AZKER Substrate CTE Young's modulus 0 Locked

    353 views
    1 reply
    Latest over 5 years ago
    by Dylan Hubbard
  • Answered

    SN74AUP2G126: System with Vcc = 0 with 1OE and 2OE still supplying voltage 0 Locked

    439 views
    1 reply
    Latest over 5 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74AVC16T245: tPD change according to temperature 0 Locked

    343 views
    1 reply
    Latest over 5 years ago
    by Chad Crosby
  • Answered

    SN74LVC2G07: Two Output Currents? 0 Locked

    436 views
    6 replies
    Latest over 5 years ago
    by Emrys Maier
  • Answered

    SN74HC138: Difference between SN74HC138A 0 Locked

    661 views
    1 reply
    Latest over 5 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74LVCH32373A: What's the operating and standby current value? 0 Locked

    409 views
    6 replies
    Latest over 5 years ago
    by Michael Jeong1
  • Answered

    LSF0101: Voltage translators in series 0 Locked

    332 views
    1 reply
    Latest over 5 years ago
    by Clemens Ladisch
  • Not Answered

    SN74ALS541: When 74ALS541 is not powered, can applying 3.4V (less than absolute maximum ratings) to output pin, will this cause any damage to this device? 0 Locked

    226 views
    1 reply
    Latest over 5 years ago
    by Clemens Ladisch
  • Suggested Answer

    SN74AXC8T245: Level shifter for Gigabit RGMII lines running @ 125MHz DDR rate 0 Locked

    1354 views
    3 replies
    Latest over 5 years ago
    by Dylan Hubbard
  • Answered

    SN74LVC8T245: Max buad rate: CLVC8T245MRHLTEP 0 Locked

    229 views
    2 replies
    Latest over 5 years ago
    by Javier
  • Suggested Answer

    Buffer 0 Locked

    778 views
    5 replies
    Latest over 5 years ago
    by Clemens Ladisch
  • Answered

    SN74AVC2T245: IBIS model capacitance simulation 0 Locked

    507 views
    1 reply
    Latest over 5 years ago
    by Chad Crosby
<>